Light emitting element drive control device and light emitting element drive circuit device
阅读说明:本技术 发光元件驱动控制装置、发光元件驱动电路装置 (Light emitting element drive control device and light emitting element drive circuit device ) 是由 青木启 高木凉 于 2019-01-23 设计创作,主要内容包括:该发光元件驱动控制装置(100)包括:驱动逻辑单元(113),其对开关输出级(N1、D1、L1)执行驱动控制,以将输入电压(VIN)降低到输出电压(VOUT)并将其提供给发光元件;生成高于输入电压(VIN)的升压电压(CP)的电荷泵电源单元(α);以及电流检测比较器(114),其将升压电压(CP)和输出电压(VOUT)的提供接收作为电源电压,并通过直接将与开关输出级的电感器电流(IL)相对应的电流检测信号(Vsns)与峰值检测值(Vsns_pk)和谷值检测值(Vsns_bt)进行比较,来生成用于驱动逻辑单元(113)的控制信号(SET,RST)。(The light-emitting element drive control device (100) comprises: a driving logic unit (113) that performs driving control of the switching output stage (N1, D1, L1) to lower the input Voltage (VIN) to the output Voltage (VOUT) and supply it to the light emitting element; a charge pump power supply unit (α) generating a boosted voltage (CP) higher than an input Voltage (VIN); and a current detection comparator (114) that receives the supply of the boost voltage (CP) and the output Voltage (VOUT) as a power supply voltage, and generates a control signal (SET, RST) for driving the logic unit (113) by directly comparing a current detection signal (Vsns) corresponding to the inductor current (IL) of the switching output stage with the peak detection value (Vsns _ pk) and the valley detection value (Vsns _ bt).)
1. A light emitting element drive control device comprising:
a driving logic circuit configured to drive and control a switching output stage configured to step down an input voltage to an output voltage to supply the output voltage to a light emitting element;
a charge pump power supply configured to generate a boosted voltage higher than the input voltage; and
a current sense comparator configured to:
the boosted voltage and the output voltage are supplied as a power supply voltage, and
a current sense signal corresponding to an inductor current in the switching output stage is directly compared to a peak detection value and a valley detection value to generate a control signal for the drive logic circuit.
2. The light emitting element drive control device according to claim 1, further comprising:
a driver configured to turn on and off output switches in the switching output stage; and
a bootstrap power supply configured to boost a switching voltage having a rectangular waveform appearing at one terminal of the output switch to generate a power supply voltage for the driver,
wherein:
the charge pump power supply is configured to provide charge from the bootstrap power supply to generate the boosted voltage.
3. The light emitting element drive control device according to claim 1 or 2, further comprising:
a frequency feedback controller configured to adjust the peak detection value and the valley detection value so that a switching frequency of the switching output stage is maintained at a constant value even when the output voltage varies.
4. The light emitting element drive control device according to claim 3,
the frequency feedback controller is configured to variably control an upper limit of the peak detection value and a lower limit of the valley detection value according to a target setting value for an output current supplied to the light emitting element.
5. A light emitting element drive control device comprising:
a driving logic circuit configured to drive and control a switching output stage configured to generate an output voltage from an input voltage to supply the output voltage to a light emitting element;
a current sense comparator configured to compare a current sense signal corresponding to an inductor current in the switching output stage with a peak detection value and a valley detection value to generate a control signal for the drive logic circuit; and
a current regulator configured to: adjusting one of the peak detection value and the valley detection value based on a first time after the current sense signal reaches the other extreme value until the inductor current actually takes the one extreme value.
6. The light emitting element drive control device according to claim 5,
the switching output stage includes an output switch and a synchronous rectification switch,
the first time is a simultaneous turn-off time until the output switch is turned on after the current sensing signal reaches the valley detection value and the synchronous rectification switch is turned off.
7. The light-emitting element drive control device according to claim 6,
the current regulator is configured to adjust a second time after the current sense signal reaches the peak detection value until the output switch turns off according to the first time.
8. The light emitting element drive control device according to claim 7,
when the input voltage is denoted by VIN, the output voltage is denoted by VOUT, the first time is denoted by T11, and the second time is denoted by T12, then T12 is ═ VOUT/(VIN-VOUT) ] × T11.
9. A light emitting element driving device comprising:
the light-emitting element drive control device according to any one of claims 1 to 8; and
a switching output stage configured to be driven and controlled by the light emitting element drive control means,
wherein:
the light emitting element driving device supplies a constant output current to the light emitting element.
10. A light emitting device comprising:
the light-emitting element driving device according to claim 9; and
at least one light emitting element driven by the light emitting element driving device.
11. The light emitting device of claim 10, further comprising:
a light emitting element string composed of a plurality of light emitting elements connected in series;
a switch matrix configured to independently turn on and off the plurality of light emitting elements; and
a switch controller configured to control the switch matrix.
12. The light-emitting device according to claim 6 or 11,
the light emitting element is a light emitting diode or an organic EL element.
13. A vehicle, comprising:
the light emitting device according to any one of claims 10 to 12.
14. The vehicle according to claim 13, wherein:
the light emitting device is at least one of a head lamp, a daytime running lamp, a tail lamp, a brake lamp, and a turn lamp.
15. A light emitting element driving circuit device comprising:
a high-side transistor and a low-side transistor, a primary conductive path of the high-side transistor and a primary conductive path of the low-side transistor being connected in series between a power supply terminal and a ground potential in this order;
a clock signal generator configured to generate a clock signal that drives the high-side transistor and the low-side transistor to turn them on and off complementarily;
an inductor, a current sensing resistor and a capacitor connected in series between a common connection node of the high-side transistor and the low-side transistor and the ground potential, and supplied with a current by a switching signal appearing at the common connection node;
a light emitting element connected to a voltage source appearing at one terminal of the capacitor;
a first comparator configured to sense a voltage appearing between terminals of the current sense resistor;
a light emitting element current sensing circuit configured to sense a light emitting element current flowing through the current sensing resistor; and
a duration determination circuit configured to measure a duration of a high level or a low level in the switching signal,
wherein:
the light emitting element driving circuit device issues a notification as to whether the connection state of the light emitting element is good or bad based on the comparator output signal from the first comparator and the output from the duration determination circuit.
16. The light-emitting element drive circuit device according to claim 15,
the current sensing circuit includes:
a second comparator configured to detect a valley of the light emitting element current; and
a third comparator configured to detect a peak value of the light emitting element current.
17. The light-emitting element drive circuit device according to claim 15 or 16,
the duration determination circuit is a counter including a flip-flop.
18. The light-emitting element drive circuit device according to any one of claims 15 to 17,
the duration determination circuit includes:
an integrator configured to integrate the switching signal; and
a comparator configured to compare an integrated voltage output from the integrator with a predetermined reference voltage,
wherein:
the light emitting element driving circuit device issues a notification as to whether the connection state of the light emitting element is good or bad based on an output from the comparator.
19. The light-emitting element drive circuit device according to any one of claims 15 to 17,
the duration determination circuit includes a voltage-to-current converter configured to convert the switching signal into a current, and
the light emitting element driving circuit device issues a notification as to whether the connection state of the light emitting element is good or bad based on an output from the voltage-current converter.
20. The light-emitting element drive circuit device according to any one of claims 15 to 19,
the first comparator has a first input terminal and a second input terminal,
a voltage on a low potential side of the current sensing resistor is fed to the first input terminal of the first comparator, and
feeding a voltage obtained by subtracting a first threshold value from a voltage on a high potential side of the current sensing resistor to the second input terminal of the first comparator.
21. The light-emitting element drive circuit device according to claim 20,
the first threshold value is set so as to be switched between a first threshold voltage and a second threshold voltage in synchronization with the switching signal, and
the second threshold voltage is one or more bits higher than the first threshold voltage.
22. The light-emitting element drive circuit device according to claim 21,
switching the first threshold between the first threshold voltage and the second threshold voltage in a period in which the first comparator detects a poor connection state of the light emitting element.
23. The light-emitting element drive circuit device according to claim 16,
the second comparator has a first input terminal and a second input terminal,
feeding a voltage obtained by adding a second threshold to a voltage on a low potential side of the current sensing resistor to the first input terminal of the second comparator, and
feeding a voltage on a high potential side of the current sensing resistor to the second input terminal of the second comparator.
24. The light-emitting element drive circuit device according to claim 16,
the third comparator has a first input terminal and a second input terminal,
a voltage on a high potential side of the current sensing resistor is fed to the first input terminal of the third comparator, and
feeding a voltage obtained by adding a third threshold to a voltage on a low potential side of the current sensing resistor to the second input terminal of the third comparator.
25. The light-emitting element drive circuit device according to claim 17,
setting a duty ratio α DH of a high level period DH and a low level period DL of the switching signal to DH/(DH + DL) such that α DH is 0.950 to 0.999 when the counter has counted for a predetermined time, and
in the low level period DL, the low side transistor is turned on and the voltage appearing between the terminals of the current sense resistor is sensed.
26. The light-emitting element drive circuit device according to claim 25,
the counters include a first counter, a second counter, and a third counter configured to operate based on a combined signal generated by combining together divided signals obtained by dividing a clock signal as the clock signal,
the second counter is configured to count a high level duration of the switching signal;
the third counter is configured to set a period in which the switching signal repeats a high level and a low level when the second counter has performed counting for a predetermined time; and is
The first counter is configured to output a notification signal regarding the connection state when a period set by the third counter has occurred for more than a predetermined time.
27. The light-emitting element drive circuit device according to claim 26,
when the times counted by the first counter, the second counter, and the third counter are represented by T1, T2, and T3, respectively, then T2 < T3 < T1.
28. The light-emitting element drive circuit device according to claim 27,
the times T1, T2, and T3 are 1.28ms, 10 μ s, and 80 μ s, respectively, and the period of the clock signal is 0.1 μ s to 5 μ s.
29. The light-emitting element driving circuit device according to any one of claims 26 to 28,
in a period in which the first comparator detects a connection state failure of the light emitting element, open circuit detection of the light emitting element is suspended during a period in which the high-side transistor and the low-side transistor transition from a high level to a low level and during a period in which the high-side transistor and the low-side transistor transition from a low level to a high level.
30. The light-emitting element drive circuit device according to any one of claims 15 to 29,
the light emitting element current is provided by a switching regulator.
31. The light-emitting element drive circuit device according to claim 30,
the switching regulator is a synchronous rectification switching regulator of one type of a step-down type, a step-up type, and a step-up/step-down type.
32. The light-emitting element drive control device according to any one of claims 1 to 8,
the light emitting element drive control device is sealed in an HTSSOP (heat sink thin shrink small outline package) or a VQFN (ultra thin quad flat no lead package).
33. The light-emitting element drive control device according to any one of claims 1 to 8, further comprising:
a buffer provided between a high withstand voltage noise system circuit including the drive logic circuit and a low signal system circuit including the current sensing comparator, the buffer suppressing noise propagation from the high withstand voltage noise system circuit to the low signal system circuit.
34. The light-emitting element drive control device according to claim 33,
the buffer region is formed with an n-type well and a p-type collector wall respectively connected to a ground terminal.
35. The light-emitting element drive control device according to claim 33 or 34,
the circuit element connected to the low-signal system circuit is connected to a low-signal system GND wiring that is separate from a power supply system GND wiring.
Technical Field
The invention disclosed in this specification relates to a light emitting element drive control device, and also relates to a light emitting element drive circuit device driven by a switching regulator.
Background
Conventionally, a light emitting element drive control apparatus (for example, an LED (light emitting diode) driver controller IC) having a function of maintaining an output current supplied to a light emitting element at a predetermined target value by hysteresis control of an inductor current flowing through a switching output stage has been put to practical use.
An example of the conventional technology related to the above can be found in patent document 1 identified below.
The switching regulator is used as a driving voltage source in various applications, and is used as a driving voltage source for a circuit device for driving a light emitting element (hereinafter referred to as an LED). Many light emitting element driving circuit devices even have a circuit function of sensing a connection state. Here, the connection state refers to the presence or absence of disconnection or short-circuit of the LED itself, disconnection or short-circuit in an electrical connection path between the LED and the outside, an open state associated with mounting of the LED module on a printed circuit board, and the like.
Patent document 2 identified below discloses a failure detection device for a light emitting diode circuit. Fig. 7 of patent document 2 identified below shows a state in which a current sensing resistor is connected in series with a load circuit and a change in end-to-end voltage across the resistor is sensed by a disconnection detection circuit. If any LED has a disconnection fault, the output terminal of the direct current constant current power supply keeps an unloaded state, so that the current flowing through the load circuit is zero; thus, the end-to-end voltage across the current sense resistor is 0 volts. This is used to detect a disconnection fault.
Patent document 3 identified below discloses a failure detection device and a failure detection system for a backlight. The failure detection device of patent document 3 includes a failure detector that generates a failure notification pulse constituting a PWM signal having a duty ratio reflecting the kind of the detected failure to notify the controller when the failure is detected in the backlight driving circuit. When the fault state lasts for a predetermined time or more, the fault detector confirms the detected fault.
Patent document 4 identified below discloses a switching converter, a switching circuit and a control method of the switching converter, and a lighting device and an electronic apparatus employing the switching converter. The switching converter of patent document 4 includes an inductor, a switching transistor, and a sense resistor connected in series between an output line and a ground line. The control circuit includes: a first comparator that asserts a reset pulse when a current sense signal corresponding to a voltage drop across a sense resistor exceeds a first threshold; a second comparator that asserts a comparison signal when the current sense signal exceeds a second threshold; and a failure detection circuit that takes a period until a first time elapses after the switching transistor is turned on as a failure detection period, and confirms a failure when the comparison signal is asserted during the failure detection period.
Disclosure of Invention
Problems to be solved by the invention
Inconveniently, the conventional light emitting element drive control apparatus leaves room for improvement in terms of its output current accuracy.
In view of the above-described inconveniences encountered by the present inventors, an object of the present invention disclosed in the present specification is to provide a light emitting element drive control apparatus with high output current accuracy.
The light emitting element driving circuit device disclosed in the present specification belongs to substantially the same technical field as the technical field to which patent documents 2 to 4 belong. Specifically, the invention disclosed in this specification provides a light-emitting element driving circuit device having a function of sensing a connection state such as the presence or absence of an open circuit and a short circuit in electrical connection of an LED. The present inventors tried two methods for sensing such a connection state. The first method is a method related to sensing a connection state of a switching voltage of a switching regulator for driving an LED to measure time as proposed in patent document 3. The second method is a method involving sensing a current flowing through an LED with a current sensing resistor to detect, for example, an open state, as proposed in patent documents 2 and 4. However, the inventors have come to appreciate that those methods are not necessarily suitable for sensing the connection state of the LED. Specifically, the first method does not sense the current flowing through the LED, which results in low sensing accuracy. When the switching regulator is used as a driving voltage source of the light emitting element driving circuit device, the second method has a disadvantage of ringing due to resonance in an inductor, a capacitor, or the like, which is indispensable in the circuit configuration, the ringing lowering the sensing accuracy of the current flowing through the LED.
Designed to overcome the above-mentioned problems, the invention disclosed in the present specification provides a light emitting element driving circuit device that employs a method of determining a connection state of an LED based on a combination of two sensing results produced by a time-based determination method involving measuring durations of high and low level states of a switching signal on an output side of a switching regulator and a determination method involving sensing a current flowing through a switch terminal.
Means for solving the problems
According to an aspect of the disclosure in the present specification, a light emitting element drive control apparatus includes: a driving logic circuit configured to drive and control a switching output stage configured to step down an input voltage to an output voltage to supply the output voltage to the light emitting element; a charge pump power supply configured to generate a boosted voltage higher than an input voltage; and a current sense comparator configured to be supplied with the boosted voltage and the output voltage as the power supply voltage, and to directly compare a current sense signal corresponding to the inductor current in the switching output stage with the peak detection value and the valley detection value to generate a control signal for driving the logic circuit.
According to another aspect of the disclosure in the present specification, a light emitting element drive control apparatus includes: a driving logic circuit configured to drive and control a switching output stage configured to generate an output voltage from an input voltage to supply the output voltage to the light emitting element; a current sense comparator configured to compare a current sense signal corresponding to an inductor current in the switching output stage with the peak detection value and the valley detection value to generate a control signal for driving the logic circuit; and a current regulator configured to regulate one extreme value of the inductor current according to a first time after the current sense signal reaches the one of the peak detection value and the valley detection value until the inductor current actually takes the other extreme value.
According to still another aspect of the disclosure in the present specification, a light emitting element driving circuit device includes: a high-side transistor and a low-side transistor, the main conductive paths (drain-source channels) of which are connected in series between a power supply terminal and a ground potential in this order; a clock signal generator configured to generate a clock signal that drives the high-side transistor and the low-side transistor to turn them on and off complementarily; an inductor, a current sensing resistor, and a capacitor which are connected in series between a common connection node of the high-side transistor and the low-side transistor and a ground potential, and which are supplied with a current by a switching signal appearing at the common connection node; a light emitting element connected to a voltage source appearing at one terminal of the capacitor; a first comparator configured to sense a voltage appearing between terminals of the current sense resistor; a light emitting element current sensing circuit configured to sense a light emitting element current flowing through a current sensing resistor; and a duration determination circuit configured to measure a duration of a high level or a low level in the switching signal. The light emitting element driving circuit device issues a notification as to whether the connection state of the light emitting element is good or bad based on the comparator output signal from the first comparator and the output from the duration determination circuit.
These and other features, elements, steps, benefits and characteristics of the present invention will become apparent from the following description of preferred embodiments, taken in conjunction with the accompanying drawings.
ADVANTAGEOUS EFFECTS OF INVENTION
According to an aspect of the invention disclosed in the present specification, a light emitting element drive control device with high output current accuracy can be provided.
According to another aspect of the disclosure in the present specification, the light emitting element driving circuit device provides higher connection state determination accuracy because it determines the presence or absence of connection by sensing two targets: the switching signal of the switching regulator varies with time and the output current (load current) varies with time.
Drawings
Fig. 1 is a diagram showing the overall structure of an LED light-emitting device;
fig. 2 is a diagram showing the overall structure of the LED drive control device;
fig. 3 is a diagram showing an LED drive control apparatus (around a current sensing comparator) according to a first embodiment;
fig. 4 is a diagram showing one example of the hysteresis control;
fig. 5 is a graph showing a quick response of the hysteresis control;
fig. 6 is a diagram showing an LED drive control apparatus (around a charge pump power supply) according to a second embodiment;
fig. 7 is a diagram showing one example of the operation of the charge pump;
fig. 8 is a diagram showing one example of the charge pump operation when an LED open circuit occurs;
fig. 9 is a diagram showing an LED drive control device (around a frequency feedback control device) according to a third embodiment;
fig. 10 is a diagram showing a first example (no-frequency feedback control) of the hysteresis control;
fig. 11 is a diagram showing a second example of hysteresis control (with frequency feedback control);
fig. 12 is a graph showing the relationship between the output voltage and the switching frequency;
fig. 13 is a diagram showing a relationship between frequency feedback control and DC dimming control;
fig. 14 is a diagram showing an LED drive control device (around a peak current regulator) according to a fourth embodiment;
FIG. 15 is a graph showing how dead time reduces output current accuracy;
FIG. 16 is a graph showing how peak current regulation improves output current accuracy;
fig. 17 is a graph showing the relationship between the output voltage and the output current accuracy;
fig. 18 is a diagram showing a variable light distribution type LED light emitting device;
fig. 19 is a graph showing the relationship between the output voltage and the output current;
FIG. 20 is an exterior view (front) of a vehicle including an LED lighting device;
fig. 21 is an external view (rear face) of a vehicle including an LED light-emitting device;
FIG. 22 is an external view of an LED headlamp module;
FIG. 23 is an external view of an LED turn light module;
fig. 24 is an external view of the LED tail lamp module;
fig. 25 is a circuit diagram showing an outline of a light emitting element driving circuit device according to the present invention;
fig. 26 is a circuit diagram showing details of the light emitting element driving circuit device of fig. 25;
fig. 27 is a timing chart showing the operation of the light emitting element driving circuit device of fig. 26 in a normal state;
fig. 28 is a timing chart showing an operation in an open state of the light emitting element driving circuit device of fig. 26;
FIG. 29 is a timing diagram showing signals at relevant nodes in the control logic circuit of FIG. 28;
fig. 30 is a timing chart showing signals at relevant nodes of the light emitting element driving circuit device of fig. 26;
fig. 31 is a diagram showing a first package example of the LED drive control device;
fig. 32 is a diagram showing an example of a circuit layout of a semiconductor chip;
fig. 33 is a diagram showing a vertical structure of a buffer area;
fig. 34 is a diagram showing a second package example of the LED drive control device;
fig. 35 is a diagram showing an application example of the LED drive control device; and
fig. 36 is a diagram showing an example of a wiring pattern on a circuit board on which an LED drive control device is mounted.
Detailed Description
< LED light emitting device >
Fig. 1 is a diagram showing the overall structure of an LED light-emitting device. The LED lighting device 1 of this configuration example includes an
< LED Driving device >
Still referring to fig. 1, the
The LED
The CP pin (pin-1) is a terminal for connection with an externally connected capacitor for charge pumping. VIN pin (pin-2) is a power input terminal. The RT pin (pin-3) is a terminal for connection with a resistor for external connection for setting the switching frequency. The COMP pin (pin-4) is a terminal for connection with a phase compensation capacitor for frequency stabilization. The GND pin (pin-5) is a ground terminal. The DCDIM pin (pin-6) is the DC dimming input terminal. The EN/PWM pin (pin-7) is an enable input/PWM (pulse width modulation) dimming input terminal. The SG pin (pin-8) is an open-drain (open-drain) terminal for outputting a normal state flag. The SNSN pin (pin-9) is the input terminal (-) for inductor current sensing. The SNSP pin (pin-10) is the input terminal (+) for inductor current sensing. The PGND pin (pin-11) is a ground terminal for the power supply system. The GL pin (pin-12) is an output terminal for driving the gate of the low side NMOSFET. VDRV5 pin (pin-13) is the output terminal for the internal reference voltage. The BOOT pin (pin-14) is a terminal for connection to a bootstrap capacitor for external connection to the high-side driver power supply. The SW pin (pin-15) is the input terminal for the high side driver reference voltage. The GH pin (pin-16) is an output terminal for driving the gate of the high-side NMOSFET.
As a package of the LED
Next, the external connection of the LED
The GH pin is connected to the gate of transistor N1. The SW pin is connected to each of the source and back gate of transistor N1, the drain of transistor N2, a first terminal of inductor L1, and a first terminal of capacitor C3. The BOOT pin is connected to a second terminal of capacitor C3. The VDRV5 pin is connected to a first terminal of capacitor C4. A second terminal of the capacitor C4 is connected to the ground terminal. The GL pin is connected to the gate of transistor N2. The PGND pin is connected to each of the source and back gate of the transistor N2 and a ground terminal. The SNSP pin is connected to a second terminal of inductor L1 and a first terminal of resistor R4. The SNSN pin is connected to each of the second terminal of the resistor R4, the first terminal of the inductor L2, and the first terminal of the capacitor C5. As an output terminal of the output voltage VOUT, a second terminal of the inductor L2 is connected to the anode terminal LED + of the
In the discrete components connected as described above, the transistors N1 and N2, the inductors L1 and L2, and the capacitor C5 function as a buck (step-down) switching output stage that generates the output voltage VOUT from the input voltage VIN to provide the output voltage VOUT to the
In particular, in the
The type of rectification in the switching output stage is not limited to synchronous rectification but may be diode rectification (i.e., asynchronous rectification). In this case, the transistor N2 may be replaced with a diode D1 (e.g., a schottky barrier diode).
< LED drive control device (Overall arrangement) >
Fig. 2 is a diagram showing the overall configuration of the LED
The
The
The
The
The
The
The LED
When the
The
EN/
The
The
The
The high-
The
The
The DC dimmer 118 changes the DC bias value of the peak detection value Vsns _ pk and the valley detection value Vsns _ bt set in the
The F/
The
The
The
The F/
Transistor N11 acts as a pull-down switch for handling diode rectification. The drain of transistor N11 is connected to the SW pin. The source and back gate of transistor N11 are connected to the PGND pin. The gate of the transistor N11 is connected to the
The transistor N12 serves as an open drain output stage that outputs the state good signal SG. The drain of transistor N12 is connected to the SG pin. The source and back gate of the transistor N12 are connected to the ground terminal. The gate of the transistor N12 is connected to the
The diode D11 is one of circuit elements constituting a bootstrap power supply (details will be given later). The anode of diode D11 is connected to the VDRV5 pin. The cathode of diode D11 is connected to the BOOT pin.
The diode D12 is one of circuit elements constituting a charge pump power supply (details will be given later). The anode of diode D12 is connected to the BOOT pin. The cathode of diode D12 is connected to the CP pin.
< LED drive control device (first embodiment) >
Fig. 3 is a diagram showing the LED
Although fig. 3 shows an example in which the switching output stage employs diode rectification, it may alternatively employ synchronous rectification as in fig. 1 referred to previously.
In the following description, the current sensing signal Vsns, the peak detection value Vsns _ pk, and the valley detection value Vsns _ bt are all treated as voltage signals with respect to the output voltage VOUT appearing at the SNSN pin.
The high-side power supply terminals of the respective comparators 114a and 114b and the first terminals of the respective current sources 122a and 122b are each connected to an output terminal of a charge pump power supply α (details will be given later), and are fed with a boosted voltage CP (≈ VIN + VDRV5) higher than the input voltage VIN. The non-inverting input terminal (+) of the comparator 114a and the inverting input terminal (-) of the comparator 114b are both connected to the SNSP pin and are fed with the current sensing signal Vsns. The inverting input terminal (-) of the comparator 114a is connected to the second terminal of the current source 122a and the first terminal of the resistor 122c, and is fed with the peak detection value Vsns _ pk (═ Ia × Rc). The non-inverting input terminal (+) of the comparator 114b is connected to the second terminal of the current source 122b and the first terminal of the resistor 122d, and is fed with the valley detection value Vsns _ bt (═ Ib × Rd). The low side power supply terminals of the comparators 114a and 114b, respectively, and the second terminals of the resistors 122c and 122d, respectively, are connected to the SNSN pin and are fed with the output voltage VOUT.
The comparator 114a generates the reset signal RST by comparing the current sensing signal Vsns fed to the non-inverting input terminal (+) of the comparator 114a with the peak detection value Vsns _ pk fed to the inverting input terminal (-) of the comparator 114 a. The reset signal RST is high when Vsns > Vsns _ pk and low when Vsns < Vsns _ pk.
The comparator 114b generates the SET signal SET by comparing the current sense signal Vsns fed to the inverting input terminal (-) of the comparator 114b with the valley detection value Vsns _ bt fed to the non-inverting input terminal (+) of the comparator 114 b. The SET signal SET is high when Vsns < Vsns _ bt and low when Vsns > Vsns _ bt.
The
With the output feedback loop formed as described above, the inductor current IL can be subjected to hysteresis control (details will be given later). Accordingly, the output current IOUT supplied to the
In a common output feedback loop for hysteresis control of an inductor current, a current sense signal is first fed to a current sense amplifier operating with reference to GND capable of amplifying the current sense signal in a rail-to-rail manner, and the amplified output signal is compared with each of a peak detection value and a valley detection value in a current sense comparator operating with reference to GND (for example, see patent document 1).
However, current sense amplifiers typically have a stable frequency response in the frequency band around 1 MHz. Therefore, with the output feedback loop employing the current sense amplifier, even when the response speed of the current sense comparator increases, it is difficult to reduce the control delay of the entire output feedback loop, which results in a decrease in the accuracy of the output current.
On the other hand, the LED
Here, the
Further, the reset signal RST must be always output when the inductor current IL overshoots, and therefore it is impossible to employ hysteresis control in which a single threshold voltage (i.e., a peak or valley detection value) changes.
Therefore, the
To operate the
As described above, since the boost voltage CP is provided and the floating configuration is adopted, the
< hysteresis control >
Fig. 4 is a diagram showing an example of hysteresis control in the LED
When the inductor current IL increases to the current sensing signal Vsns to become higher than the peak detection value Vsns _ pk, the reset signal RST rises to a high level. Therefore, the high-side gate signal GH is reset to the low level, and the transistor N1 is turned off. Therefore, the inductor current IL switches from increasing to decreasing with the peak current value IL _ pk as a maximum value.
On the other hand, when the inductor current IL decreases to the current sense signal Vsns becoming lower than the valley detection value Vsns _ bt, the SET signal SET rises to the high level. Therefore, the high-side gate signal GH is set to a high level, and the transistor N1 is turned on. Therefore, the inductor current IL is switched from decreasing to increasing with the valley current value IL _ bt as a minimum value.
By repeating the peak and valley detection described above, the inductor current IL becomes a ripple waveform having a predetermined peak-to-peak value Δ IL _ pp (═ IL _ pk-IL _ bt), and hysteresis control is performed so that the average current value IL _ ave thereof is kept constant.
The average current value IL _ ave of the inductor current IL is a current value obtained by averaging the peak current value IL _ pk and the bottom current value IL _ bt. Therefore, it is preferable that the comparators 114a and 114b are designed so that their respective offset and sensing delay times are as small and short as possible and hardly change.
The overshoot and undershoot of the inductor current IL vary according to an increase speed Δ IL (═ VIN-VOUT)/L) and a decrease speed- Δ IL (═ VOUT/L) of the inductor current IL (where L is an inductance value of the inductor L1). Therefore, the average current value IL _ ave of the inductor current IL basically has voltage variation dependency (how to cope with it will be discussed later).
Fig. 5 is a graph showing a fast response of the hysteresis control, which depicts the behavior of the output voltage VOUT and the output current IOUT from top to bottom. The solid line represents the behavior during the hysteresis control, and the broken line represents the behavior during the voltage model feedback control (during the linear feedback control using the error amplifier) for comparison.
As can be understood from fig. 5, by the hysteresis control of the inductor current IL, the output current IOUT can be always maintained at a constant value without causing overshoot or undershoot of the output current IOUT even when the output voltage VOUT varies.
In particular, using a
< LED drive control device (second embodiment) >
Fig. 6 is a diagram showing the LED drive control apparatus 100 (around the charge pump power supply α) according to the second embodiment, and shows combinations of parts extracted from fig. 1 and 2 referred to previously, respectively.
In the LED
On the other hand, the diode D12 and the capacitor C1 serve as components of the charge pump power supply α. As previously described, the charge pump power supply α generates a boosted voltage CP (≈ VIN + VDRV5) higher than the input voltage VIN. In particular, the charge pump power supply α does not have a common configuration employing a flying capacitor (flying capacitor), but has a configuration fed with a charge from a bootstrap power supply β to generate the boosted voltage CP.
Fig. 7 is a diagram showing one example of the charge pump operation in the charge pump power supply α. Depicted at the upper level are the CP terminal voltage (short-range dashed line), the BOOT terminal voltage (long-range dashed line) and the SW terminal voltage (solid line), and shown at the lower level is the inductor current IL.
During a high level of the BOOT terminal voltage (i.e., during the conduction of the transistor N1), charge is supplied from the capacitor C3 externally connected to the BOOT pin to the capacitor C1 externally connected to the CP pin (i.e., the latter is charged). Therefore, the CP terminal voltage (i.e., the boost voltage CP) rises to about the same voltage (≈ VIN + VDRV5) as the BOOT terminal voltage.
On the other hand, during a low level period of the BOOT terminal voltage (i.e., during an off period of the transistor N1), the BOOT terminal voltage drops together with the SW terminal voltage, and the diode D12 becomes reverse-biased. Therefore, the discharge path of the capacitor C1 is cut off, and thus the CP terminal voltage (i.e., the boosted voltage CP) is held at the voltage value (≈ VIN + VDRV5) at that time.
In this way, the charge pump power supply α supplies charge from the BOOT pin to the CP pin (to perform charging) by using the capacitor C3 in the bootstrap power supply β in each on period of the transistor N1, thereby generating the boosted voltage CP (≈ VIN + VDRV5) higher than the input voltage VIN. During the on-time Ton of transistor N1, the BOOT terminal voltage rises to a voltage (≈ VIN + VDRV5) higher than the input voltage VIN. This makes the BOOT terminal voltage suitable as a charge supply source for the charge pump power supply α.
Further, in the charge pump power supply α, the charging operation of the boosted voltage CP is performed in synchronization with the switching output stage; therefore, unlike the conventional charge pump using a flying capacitor, noise (i.e., asynchronous pulses) due to non-synchronization with the switching operation of the transistor N1 is not generated. This can suppress malfunction of the
One limitation is that the supply of charge from the BOOT pin to the CP pin is only performed during the on-time Ton of the transistor N1, as described above. Therefore, at the time of startup of the LED
since the charge pump power supply α is synchronized with the switching output stage, the drop of the switching frequency Fsw may cause insufficient charge to be supplied to the charge pump power supply α, thereby adversely affecting the generation of the boosted voltage CP. To avoid this, when a drop in the switching frequency Fsw occurs, it is preferable to reduce the current consumption of the
Fig. 8 is a diagram showing one example of the charge pump operation when the LED open circuit occurs, which describes the CP terminal voltage (i.e., the boost voltage CP), the SW terminal voltage, the inductor current IL, and the load current Iload supplied from the charge pump power supply α to the load (mainly the current sensing comparator 114) from top to bottom. In the figure, it is assumed that the LED open occurs at time t1, and disappears at time t 2.
When an LED open circuit occurs (or when VIN ≈ VOUT), the inductor current IL does not reach the peak detection value (i.e., the reset detection value), and thus the switching output stage basically operates with the maximum on-period Ton _ max. More specifically, when the LED open occurs and the on period Ton of the transistor N1 reaches the maximum on period Ton _ max, the high-side gate signal GH is forcibly reset; therefore, the transistor N1 remains off for the minimum off period Toff _ min and then turns back on. Thereafter, the above switching operation is repeated until the open circuit of the LED disappears.
As described above, when the LED open circuit occurs, the switching output stage is driven only for the purpose of refreshing (recharging) the capacitor C3 externally connected to the BOOT terminal, and thus the switching frequency Fsw decreases. As a result, the on period Ton of the transistor N1 increases (becomes equal to Ton _ max); therefore, it is necessary to prevent the CP terminal voltage (i.e., the boosted voltage CP) from decreasing.
For this reason, when the LED open circuit occurs, it is preferable to reduce the current consumption of the
< LED drive control device (third embodiment) >
Fig. 9 is a diagram showing the LED drive control device 100 (around the frequency feedback controller) according to the third embodiment, and shows a combination of parts extracted from fig. 1 and 2 referred to above, respectively.
As described previously, the F/
The
The
As described above, the LED
Now, before discussing the effects of introducing the frequency feedback controller described above, the problems encountered without introducing it will be reviewed.
Fig. 10 is a diagram showing a first example of hysteresis control (no-frequency feedback control), which depicts the output voltage VOUT and the inductor current IL from top to bottom. As mentioned before, the gradient of the inductor current IL has an input/output dependence (see fig. 4). Therefore, when the output voltage VOUT changes and the slope of the inductor current IL changes during the hysteresis control, the switching frequency Fsw changes. This widens the frequency band that deals with noise, making noise-resistant design difficult. Therefore, in an application in which the output voltage VOUT frequently changes (for example, a variable light distribution type LED light emitting device), performing hysteresis control on the inductor current IL requires stabilization of the switching frequency Fsw.
Next, the effect of introducing the above-described frequency feedback controller will be specifically described.
Fig. 11 is a diagram showing a second example of hysteresis control (with frequency feedback control), which depicts three inductor currents IL (solid line, long-range dashed line, and short-range dashed line) with different slopes.
For example, when the output voltage VOUT rises and the slope of the inductor current IL becomes steep, the switching frequency Fsw tends to increase and deviate from the target value. However, as the switching frequency Fsw increases, the analog voltage VA decreases, and the error signal ERR increases; therefore, the peak detection value Vsns _ pk (and hence the peak current value IL _ pk) increases, and the valley detection value Vsns _ bt (and hence the valley current value IL _ bt) decreases. As a result, the timing of the peak/bottom detection of the inductor current IL is delayed, and thus the switching frequency Fsw is maintained at a constant value without deviating from the target value.
In the opposite case, i.e., when the output voltage VOUT drops and the slope of the inductor current IL becomes flat, the switching frequency Fsw tends to decrease and deviate from the target value. However, as the switching frequency Fsw decreases, the analog voltage VA rises and the error signal ERR falls; therefore, the peak detection value Vsns _ pk (and hence the peak current value IL _ pk) decreases, and the valley detection value Vsns _ bt (and hence the valley current value IL _ bt) increases. As a result, the timing of the peak/bottom detection of the inductor current IL is advanced, and thus the switching frequency Fsw is maintained at a constant value without deviating from the target value.
In this way, even when the slope of the inductor current IL varies, the switching frequency Fsw can be maintained at a constant value by adjusting the peak detection value Vsns _ pk and the valley detection value Vsns _ bt, respectively.
In the frequency feedback control described above, by setting the adjustment amounts of the peak detection value Vsns _ pk and the valley detection value Vsns _ bt to be equal as necessary, the switching frequency Fsw can be stabilized without changing the average current value IL _ ave (≈ IOUT) of the inductor current IL.
As described above, with the LED
Fig. 12 is a diagram showing a relationship between the output voltage VOUT and the switching frequency Fsw. The solid line represents the behavior observed with the introduction of the frequency feedback controller, and the dashed line represents the behavior without the introduction of the frequency feedback controller. As can be understood from the figure, with the introduction of the above-described frequency feedback controller, the switching frequency Fsw of the switching output stage is always maintained at a constant value even when the output voltage VOUT varies.
Fig. 13 is a diagram showing a relationship between the frequency feedback control and the DC dimming control. The horizontal axis represents the DCDIM terminal voltage, and the vertical axis represents the current sense signal Vsns (SNSP-SNSN).
As shown in fig. 13, when an analog voltage from V0 (corresponding to a dimming duty ratio of 0%) to V100 (corresponding to a dimming duty ratio of 100%) is applied as the DCDIM terminal voltage, the average current sensing signal Vsns _ ave (the average of the peak detection value Vsns _ pk and the valley detection value Vsns _ bt) linearly increases. That is, the DCDIM terminal voltage corresponds to a target set value of the output current IOUT supplied to the
LED open detection may be enabled as long as the analog voltage from V20 (corresponding to a dimming duty cycle of 20%) to V100 is applied as the DCDIM terminal voltage.
The control range Δ Vsns _ hys of the current sense signal Vsns (i.e., the difference between the peak detection value Vsns _ pk and the valley detection value Vsns _ bt) is variably controlled according to the DCDIM terminal voltage.
In particular, in the low input range of V0 < DCDIM < V20 (i.e., the range in which the frequency control loop is disabled), the above-described control range Δ Vsns _ hys is limited in proportion to the DCDIM terminal voltage, and thus the switching frequency Fsw becomes higher than the target value. On the other hand, in the voltage range of DCDIM ≦ Voff (< V0), the switching frequency Fsw reaches its upper limit value, and therefore, the output of the inductor current IL (and therefore the output current IOUT) is stopped by the forced turn-off operation.
With variable control of the control range Δ Vsns — hys as described above, the inductor current IL can always be driven in a continuous mode. This makes it possible to perform output current control over the entire variable range of the terminal voltage of DCDIM (V0 ≦ DCDIM ≦ V100).
In the low input range of the DCDIM terminal voltage (V0 < DCDIM < V20), the highest priority is given to maintaining the output current accuracy, and therefore, even if the switching frequency Fsw deviates from the target value, this does not cause any serious problem.
< LED drive control device (fourth embodiment) >
Fig. 14 is a diagram showing the LED drive control device 100 (around the peak current regulator) according to the fourth embodiment. The LED
Now, before discussing the effects of introducing the peak current regulator 123 described above, the problems encountered without introducing it will be reviewed.
Fig. 15 is a graph showing how the simultaneous off-times of transistors N11 and N12 reduce the accuracy of the output current, which depicts the inductor current IL, the high-side gate signal GH, and the low-side gate signal GL from top to bottom.
In the case of employing synchronous rectification in the switching output stage to cope with large current driving of the inductor current IL, it is necessary to ensure the simultaneous off-times Tdt of the transistors N11 and N12 to prevent an excessive through-current from flowing through them.
Here, in the case where the simultaneous turn-off time Tdt is ensured, even when the current sense signal Vsns falls below the valley detection value Vsns _ bt, with the result that the low-side gate signal GL is reset to the low level and the transistor N2 is turned off, until the simultaneous turn-off time Tdt expires, the high-side gate signal GH is not set to the high level, and therefore the transistor N1 remains off. Therefore, the inductor current IL exhibits an undershoot from the original valley current value IL _ bt. As a result, the average current value IL _ ave (≈ IOUT) of the inductor current IL becomes smaller than the target value IL _ ave _ target thereof, resulting in a decrease in the output current accuracy.
Next, the effect of introducing the above-described peak current regulator 123 will be specifically described.
Fig. 16 is a graph showing how the introduction of the peak current regulator 123 improves the accuracy of the output current, which depicts the inductor current IL, the high-side gate signal GH, and the low-side gate signal GL from top to bottom as in fig. 15 referenced previously.
As previously described, during the simultaneous off-time Tdt of transistors N1 and N2, the inductor current IL exhibits an undershoot from the original valley current value IL _ bt. However, in the LED
More specifically, the peak current regulator 123 delays the reset signal RST fed from the
The above-described simultaneous off-time Tdt corresponds to the first time T11 until the transistor N1 is turned on after the current sense signal Vsns reaches the valley detection value Vsns _ bt and turns off the transistor N2 (i.e., until the inductor current IL actually takes a minimum value after it is switched to increase). On the other hand, the above-mentioned adjustment time Tadj corresponds to the second time T12 after the current sense signal Vsns reaches the peak detection value Vsns _ pk until it turns off the transistor N1 (until it actually takes the maximum value after the inductor current IL is switched to decrease).
The deviation (down-stroke) of the valley current value IL _ bt can be expressed as (VOUT/L) × T11. On the other hand, the adjustment amount of the peak current value IL _ pk (i.e., the amount of intentional overshoot) may be expressed as [ (VIN-VOUT)/L ] × T12.
Therefore, the adjustment time Tadj (═ T12) is set so that T12 ═ VOUT/(VIN-VOUT) ] × T11 can eliminate the undershoot of the bottom current value IL _ bt and the overshoot of the peak current value IL _ pk. In this way, the average current value IL _ ave (≈ IOUT) can be maintained at its target value IL _ ave _ target, and thus high current drive can be realized by synchronous rectification and output current accuracy can be improved.
Fig. 17 is a diagram showing a relationship between the output voltage VOUT and the output current accuracy. The solid line represents the behavior observed with the introduction of peak current regulator 123 and the dashed line represents the behavior observed without the introduction of peak current regulator 123. As can be understood from the figure, with the introduction of the peak current regulator 123, even when the output voltage VOUT varies over a large width, high output current accuracy can be maintained.
Then, for example, in the variable-light-distribution LED light-emitting device 1 (fig. 18) described later, when the accuracy required for the output current IOUT is satisfied, the number of LEDs constituting the
Although this embodiment relates to an example of peak current regulator 123 that eliminates the deviation (i.e., undershoot) of valley current value IL _ bt by adjusting peak current value IL _ pk, this may be applied to obtain an opposite configuration by introducing a valley current regulator that eliminates the deviation (i.e., overshoot) of peak current value IL _ pk by adjusting valley current value IL _ bt.
Therefore, as a broader concept including those of different configurations, it may be proposed to introduce a current regulator that regulates another maximum value of the inductor current IL according to a first time T11 after the current sense signal Vsns reaches one of the peak detection value Vsns _ pk and the valley detection value Vsns _ bt until the inductor current IL actually takes a maximum value.
< variable light distribution type >
Fig. 18 is a diagram showing the variable light distribution type LED light emitting device 1. The LED lighting device 1 of this configuration example includes a switch matrix 30 and a switch controller 40 in addition to the components shown as an example in fig. 1.
The switch matrix 30 is a device for individually turning on and off the LEDs 21 to 25 connected in series as the
The switch controller 40 is a main control body for controlling the switch matrix 30. For example, as shown in fig. 18, turning on LEDs 21, 23, and 25 while turning off LEDs 22 and 24 may be achieved by turning off switches 31, 33, and 35 and turning on switches 32 and 34.
The variable light distribution type LED light emitting device 1 as described above is recently increasingly commonly used as a next-generation headlamp (generally referred to as an ADB headlamp) on a vehicle. The use of the variable light distribution type of the headlamp can control the light distribution pattern during high beam traveling, thereby partially turning off the light emission of the headlamp. Therefore, it is possible to ensure a distant field of view without dazzling the drivers of the oncoming vehicle and the preceding vehicle.
Fig. 19 is a diagram showing a relationship between the output voltage VOUT and the output current IOUT of the variable light distribution type LED light-emitting device 1. In the figure, at each of times t11 and t12, the number of LEDs lit in the
In view of this, it can be understood that the above-described LED driving
< application to vehicle >
As shown in fig. 20 and 21, the LED lighting device 1 can be suitably used as various lamps on a vehicle X10, such as a front lamp (including a high beam lamp, a low beam lamp, a small lamp, a fog lamp, etc., as necessary) X11, a Daytime Running Lamp (DRL) X12, a rear lamp (including a small lamp, a rear lamp, etc., as necessary) X13, a brake lamp X14, a turn signal lamp X15, and the like.
The LED
< light emitting element drive circuit device >
Fig. 25 is a circuit diagram showing an outline of a light emitting element driving circuit device according to the present invention. The light-emitting element driving circuit device 200 includes an integrated circuit 210 configured as, for example, a semiconductor integrated circuit.
Integrated circuit 210 includes external terminals GH, SW, BOOT, VDRV, GL, GND2, SNSP, SNSN, SG, EN/PWM, DC/DIM, GND1, VIN, and CP.
The above-described external terminals and external components such as the high-side transistor M1, the low-side transistor M2, the resistor R5, the current sensing resistor RA, the capacitors C6 to C9, the inductor L3, and the LED are organically coupled directly or via other circuit elements to constitute the switching regulator and the light-emitting element driving circuit apparatus 200. In the LED, a plurality of light emitting elements are connected in series. The current sense resistor RA is used to sense the LED current ILED flowing through the LED and is also used to set the LED current ILED.
The external terminal GH is a high-side drive terminal for driving the high-side transistor M1, and a gate of the high-side transistor M1 is connected thereto. For example, the high-side transistor M1 is configured as an NMOS transistor or a bipolar NPN transistor. In one embodiment of the present invention, an NMOS transistor is used. The high-side transistor M1 functions as a high-side switching transistor connected to the power supply terminal VIN side. In the configuration employing the bootstrap circuit, the external terminal SW is used to shift the high-side driver DRVH level to the high potential side. With the switching signal VSW appearing at the external terminal SW, the circuit operating point of the high-side driver DRVH is level-shifted to the high potential side. However, a description will not be given of the circuit of this aspect. The high-side transistor M1 may be replaced with a PMOS transistor or a bipolar PNP transistor.
Between the external terminal SW and the ground potential GND, an inductor L3, a current sensing resistor RA, and a capacitor C9 are connected in series. A first terminal of the capacitor C9 is connected to the anode of one LED. The cathode of the LED is connected to the anode of another LED, and such circuit connection is repeated so that a plurality of LEDs are connected in series. The cathode of the last stage LED is connected to the ground potential GND. The second terminal of the capacitor C9 is connected to the ground potential GND.
The external terminal BOOT is a bootstrap terminal. A capacitor C7 is connected between the external terminal BOOT and the external terminal SW to constitute a known bootstrap circuit. The capacitor C7 may be disposed inside the integrated circuit 210, rather than outside the integrated circuit 210. In this case, the external terminal BOOT is not required.
The external terminal VDRV is for connection with a capacitor C8 to stabilize an internal circuit supply voltage VREG generated from a supply voltage + B supplied to the input voltage VIN and used to drive the integrated circuit 210.
The external terminal GL is a low-side drive terminal for driving the low-side transistor M2, and a gate of the low-side transistor M2 is connected thereto. The low-side transistor M2 is configured as, for example, an NMOS transistor or a bipolar NPN transistor. In one embodiment of the present invention, an NMOS transistor is used, as is the high-side transistor M1. The low-side transistor M2 functions as a synchronous rectification transistor connected to the ground terminal GND2, and also functions as a current path for charging of the bootstrap capacitor C7. The ground terminal GND2 is connected to the ground potential GND together with a ground terminal GND1 described later.
The circuit connections between and associated with the low side transistor M2 and the high side transistor M1 will now be described. The drain of the high-side transistor M1 is connected to the power supply terminal VIN. The source of the high-side transistor M1 is connected to the drain of the low-side transistor M2. The source of the low-side transistor M2 is connected to the ground potential GND2 (GND). Therefore, the main conductive path of the high-side transistor M1 and the main conductive path of the low-side transistor M2 are connected in series between the power supply terminal VIN and the ground terminal GND2 (ground potential GND). Between a common connection node (i.e., the external terminal SW) of the high-side transistor M1 and the low-side transistor M2 and the ground potential GND, an inductor L3, a current sense resistor RA, and a capacitor C9 are connected in series.
At a first terminal of the capacitor C9, an LED driving voltage VLED for driving the LED appears. Since the LED driving voltage VLED is supplied to the LED, the LED current ILED is supplied to the LED.
Fig. 25 shows a well-known synchronous rectified buck (step-down) switching regulator of the bootstrap type. However, the light emitting element driving circuit device according to the present invention can also be applied to a step-up/step-down switching regulator as well as a step-up switching regulator. In fact, their application generally includes switching regulators and is not limited to a switching regulator of the bootstrap type.
The ground terminal GND2 is intended to serve as a ground terminal of a circuit block that handles a relatively large current flowing in the high-side transistor M1 and the low-side transistor M2, the inductor L3, the capacitor C9, the LED, and the like.
The external terminals SNSP and SNSN are used to sense the current flowing through the inductor L3 and the current sense resistor RA. The sensing of the current here is achieved by sensing the voltage drop that occurs between the terminals of the current sense resistor RA.
The external terminal SG is intended to emit a signal generated by determining whether or not the circuit of the integrated circuit 210 operates normally, by sound, a lamp, or the like. An open drain transistor, not shown, is connected to the inside of the integrated circuit 210 to which the external terminal SG is connected. Between the external terminal SG and the power supply voltage + B, a pull-up resistor R5 is connected.
The external terminal EN/PWM is the enable input/WPM dimming input terminal. Feeding the enable signal VEN via the external terminal EN/PWM allows the integrated circuit 210 and the entire light emitting element driving circuit device 200 to enter an enabled state. On the other hand, feeding a rectangular wave signal, not shown, for dimming via the external terminal EN/PWM allows adjustment of the time for which current flows through the LED, thereby achieving dimming. However, a description will not be given of the circuit configuration in this respect.
The external terminal DC/DIM is a DC dimming input terminal. The average current through the LED is regulated according to the value of the voltage fed to the external terminal DC/DIM.
The external terminal GND1 is intended to be used as a ground terminal for those circuit blocks that handle relatively small currents (i.e., low-signal circuit blocks) among the various circuit blocks included in the integrated circuit 210. The external terminals GND1 and GND2 are finally connected together to the ground potential GND.
The external terminal VIN is a terminal to which a power supply voltage + B for driving the integrated circuit 210 is fed. The external terminal CP is a terminal for connection to the charge pump capacitor C6. The capacitor C6 is connected between the external terminal CP and the external terminal VIN. In the integrated circuit 210, the external terminal CP is intended to be used as a voltage source separate from the external terminal VIN. The charge pump voltage VCP fed via the external terminal CP serves as a voltage source for a circuit (e.g., the LED current sensing circuit CSC) whose circuit current is relatively small, which will be described later. The charge pump voltage VCP appears at the external terminal CP, and the external terminal CP and the external terminal BOOT are connected together by a not-shown diode provided within the integrated circuit 210.
Next, the internal circuit configuration of the integrated circuit 210 and the external terminals around it will be described.
The reference voltage source REF is supplied with a power supply voltage + B connected to the external terminal VIN to generate a reference voltage Vref. The reference voltage source REF is configured as, for example, a band gap constant voltage circuit, and generates a reference voltage Vref of, for example, about 1.2V.
The power supply regulator REG is configured as, for example, a linear regulator, and generates a predetermined internal circuit power supply voltage VREG by using the reference voltage Vref as a reference voltage source. The internal circuit supply voltage VREG generated by the supply regulator REG is fed to the anode of the diode D2, for example, as a bootstrap voltage source. The cathode of the diode D2 is connected to the external terminal BOOT.
The clock signal oscillator OSC may be configured, for example, as a well-known type of oscillator such as a CR oscillator or a ring oscillator. The clock signal oscillator OSC includes a constant current source circuit, a comparator, a capacitor, and the like, which are not shown. A constant current source circuit and the like, not shown, are driven based on a reference voltage Vref generated by a reference voltage source REF. The clock signal oscillator OSC generates a clock signal SOSC having a frequency of, for example, 200kHz to 10MHz (a period of 5 μ s to 0.1 μ s).
The control logic circuit CL includes: a frequency dividing circuit fed with a clock signal Sosc generated by a clock signal oscillator OSC to generate a predetermined frequency-divided signal; a combining circuit that combines the plurality of frequency-divided signals generated by the frequency dividing circuit to generate a predetermined signal; a counter that counts a predetermined time based on an output signal from the combining circuit; and so on. The specific circuit configuration of the control logic circuit CL will be described later. When the enable signal VEN is set to a high level, for example, the control logic circuit CL enters an enabled state.
The LED open circuit detection circuit LOD monitors whether the LED is in a normal state or an abnormal state. As will be elucidated later, the LED open circuit detection circuit LOD comprises at least one comparator. The voltage VSNSP appearing at the external terminal SNSP, that is, the voltage appearing at the first terminal of the current sensing resistor RA is fed to the first terminal (high potential side terminal) of the LED open circuit detection circuit LOD. A second terminal (low-potential side terminal) of the LED open circuit detection circuit LOD is fed with a voltage VSNSN (═ VLED) appearing at the external terminal SNSN. Therefore, the LED open circuit detection circuit LOD receives the voltage appearing between the terminals of the current sense resistor RA. When the LED is operating normally, the voltage at the first terminal of the current sense resistor RA (at the external terminal SNSP) is higher than the voltage at the second terminal of the current sense resistor RA (at the external terminal SNSN) (VSNSP > VSNSN). When the electrical connection of the LED is normal, the comparator output signal VCOMP1 of the LED open circuit detection circuit LOD is set to a low level, for example. When the LED enters an open state, the level relationship of the voltages is reversed. Specifically, the voltage at the second terminal (at the external terminal SNSN) of the current sensing resistor RA becomes higher than the voltage (VSNSN > VSNSP) at the first terminal (at the external terminal SNSP) of the current sensing resistor RA, and the comparator output signal VCOMP1 of the LED open circuit detection circuit LOD becomes high level.
As will be elucidated later, the LED current sensing circuit CSC comprises at least two comparators for detecting the peak and valley of the current flowing through the current sensing resistor RA. For example, they output a high level comparator output signal VCOMP2 when a valley is detected and a high level comparator output signal VCOMP3 when a peak is detected. The comparator output signal VCOMP2 is fed to one input terminal of the OR circuit OR. The other input terminal of the OR circuit OR is fed with the comparator output signal VCOMP1 of the LED open circuit detection circuit LOD. Therefore, from the output of the OR circuit OR, the OR output signal VOR is output at a high level when at least one of the comparator output signals VCOMP1 and VCOMP2 is at a high level, and is at a low level when both the comparator output signals VCOMP1 and VCOMP2 are at a low level. The OR output signal VOR is fed directly to the drive logic circuit DL as a SET signal SET of the drive logic circuit DL. The reason why the SET signal SET for driving the logic circuit DL is generated by an or operation between the comparator output signals VCOMP1 and VCOMP2 is to detect an LED open state by keeping the switching signal VSW at a high level even when the dLED is in the open state or even when the LED current ILED reaches a valley.
The comparator output signal VCOMP3 output from the LED current sensing circuit CSC is used as a reset signal RST for detecting a peak value of the LED current ILED to reduce the LED current ILED and maintain it at a predetermined average value. When the LED is operating normally, the reset signal RST (═ VCOMP3) is used to detect the peak of the LED current ILED and reduce it to the valley. Therefore, as the reset signal RST, the comparator output signal VCOMP3 output from the LED current sensing circuit CSC is directly fed to the drive logic circuit DL without any arithmetic processing.
Fig. 26 is a circuit diagram showing details of the light emitting element driving circuit device 200 in fig. 25. In the light emitting element driving circuit device 200A shown in fig. 26, the circuit configuration of the LED open circuit detection circuit LOD, the control logic circuit CL, the LED current sensing circuit CSC, and the driving logic circuit DL is more specifically shown.
The LED open circuit detection circuit LOD is constituted by a first comparator COMP1 and a first threshold Vopen. The first threshold Vopen is connected to the inverting input terminal (-) of the first comparator COMP 1. The first threshold Vopen varies between at least two levels. One level of the first threshold Vopen is a voltage (current) having a relatively low level, which is used when the light emitting device is in a normal state, for example, about 10mV and is set according to the resistance of the current sense resistor RA and the level of the LED current ILED when necessary. Another level of the first threshold Vopen is a voltage (current) used when the LED is in an open state, and the level is set to be higher by one bit or more than 10mV, for example, about 150 mV. The reason why the first threshold value Vopen is switched from 10mV to 150mV, for example, is to enable the first comparator COMP1 to output a signal whose polarity is reversed between when the LED is normal and when the LED is open.
The voltage VSNSN appearing at the external terminal SNSN is fed to the non-inverting input terminal (+) of the first comparator COMP 1. The inverting input terminal (-) of the first comparator COMP1 is fed with a voltage (VSNSP-Vopen) which is lower than the voltage VSNSP appearing at the external terminal SNSP by a first threshold Vopen. During normal operation of the LED, the relationship VSNSP > VSNSN is maintained. Here, for example, setting VSNSP-VSNSN ≈ 170mV and Vopen ≈ 10mV makes the potential at the inverting input terminal (-) of the first comparator COMP1 lower than the voltage VSNSP by 10 mV. Even then, the potential at the inverting input terminal (-) is still higher than the potential at the non-inverting input terminal (+) by about 160mV, so the comparator output signal VCOMP1 of the first comparator COMP1 is low level. Here, for the purpose of discussion, if the level of the first threshold Vopen is set to be higher than 10mV, for example, to be set to about 50mV, this disadvantageously results in low accuracy of LED open circuit detection. To avoid this, in one embodiment of the present invention, the first threshold Vopen is set to 5mV to 15 mV. As a voltage source for the first comparator COMP1, the voltage VSNSP appearing at the external terminal SNSP is used. As a power source of the first comparator COMP1, a charge pump voltage VCP serving as a power source of the LED current sensing circuit CSC may also be used. However, using the charge pump voltage VCP as a power source of the first comparator COMP1 results in the charge pump voltage VCP being low, and thus in insufficient accumulation of charge in the capacitor C1, thereby adversely affecting the circuit operation. To avoid this, in one embodiment of the present invention, the voltage on the output side of the switching regulator is used.
The control logic circuit CL includes a frequency dividing circuit FD, a combining circuit CONC, a first counter COUNT1, a second counter COUNT2, a third counter COUNT3, and a LATCH circuit LATCH.
The frequency dividing circuit FD receives the clock signal SOSC generated by the clock signal oscillator OSC to generate, for example, four frequency-divided signals including, for example, a first frequency-divided signal SD1, a second frequency-divided signal SD2, a third frequency-divided signal SD3, and a fourth frequency-divided signal SD 4. The first frequency-divided signal SD1 is set to, for example, the same frequency (period) as the clock signal SOSC. The second frequency-divided signal SD2 is a signal obtained by, for example, dividing the clock signal SOSC by a quarter (four-cycle multiplication). The third frequency-divided signal SD3 is a signal obtained by dividing the clock signal SOSC by, for example, one sixteenth (sixteen times the period) division. The fourth frequency-divided signal SD4 is a signal obtained by dividing the clock signal SOSC by, for example, sixty-quarter (sixty-four-cycle multiplication). These frequency dividing ratios N are appropriately set according to the operation of the combining circuit CONC and the count time in the respective counters in the subsequent stages.
The combining circuit CONC combines the first, second, third and fourth frequency-divided signals SD1, SD2, SD3 and SD4 output from the frequency dividing circuit FD together to generate a first, second and third combined signals SC1, SC2 and SC3 which are fed to the first, second and third counters COUNT1, COUNT2 and COUNT3, respectively, in the subsequent stage. The combination circuit CONC is configured as a combination of various logic circuits such as a NAND circuit and an inverter.
The first counter COUNT1, the second counter COUNT2, and the third counter COUNT3 function as a measuring means for measuring the duration of the state when the LED enters the open state by using the combined signals SC1, SC2, and SC3 generated by the combining circuit CONC at the previous stage. When the LEDs enter a normal or open state, they are also used to output some alarm signal (sound, light, etc.) to the outside of the integrated circuit 210 via the external terminal SG.
The first counter COUNT1 receives the combined signal SC1 output from the combining circuit CONC to measure, for example, 1.28ms of time. Here, a time of 1.28ms is only one design choice for measuring the duration of the LED open state. When a time of 1.28ms elapses after the LED open state is detected, a notification about the presence or absence of connection is issued to the outside of the integrated circuit 210 by sounding or by lighting, extinguishing, or blinking of a lamp via the notification device SGC and the external terminal SG.
The second counter COUNT2 receives the second combination signal SC2 output from the combination circuit CONC to measure, for example, a time of 10 μ s. Here, like the 1.28ms time, the 10 mus time is a design choice only. The time of 10 μ s here is a time for which it is determined whether the circuit connection of the LED is in a normal state or an open state. The time of 10 μ s is set as a criterion for determining whether or not the high level duration of the switching signal VSW appearing at the switch terminal SW is within 10 μ s (in other words, for determining the LED open state).
The third counter COUNT3 receives the third combined signal SC3 from the combining circuit CONC to measure, for example, a time of about 80 μ s. Here, like the 1.28ms time and the 10 mus time, the 80 mus time is only a design choice. The third counter COUNT3 sets the high level duration of the switching signal VSW appearing at the external terminal SW to, for example, 80 μ s. The low level duration of the switching signal VSW is set to 250ns, for example, and the entire period is 80.25 μ s. A cycle of 80.25 mus repeats over a period of 1.28 ms. Here, DH is the high duration, and DL is the low duration. Then, the proportion of the high-level duration in the entire period (i.e., the duty ratio α DH) is represented by: α DH is 80/(80+0.25) ≈ 0.997. In the present invention, α DH is preferably set in the range of 0.950 to 0.999. This can provide sufficient charge to the capacitor C7 in a range where current is allowed in the low-side transistor M2.
As an embodiment of the present invention, a configuration has been referred to in which measurement is performed using a counter (timer) as a duration determination means for measuring a high level or a low level duration. However, this is not meant to be limiting. For example, the duration determination means may include: an integrator that integrates the switching signal VSW; and a comparator that compares the integrated voltage output from the integrator with a predetermined reference voltage, and is configured to issue a notification as to whether the connection state of the LED is good or bad based on an output from the comparator. In one embodiment of the present invention, when the LED enters the open state, the peak value of the switching signal VSW becomes almost equal to the power supply voltage + B, and the duty ratio is set to 95% or more; therefore, a high integration voltage can be generated. Therefore, the state can be easily distinguished from the state during normal operation.
Alternatively, the duration determination means may include voltage-current (V-I) conversion means for converting the switching signal VSW into a current, and may be configured to amplify the current resulting from the conversion by the V-I conversion means with a current mirror circuit and then convert the amplified current into a voltage so as to issue a notification as to whether the connection state of the light emitting element is good or bad based on the level of the output voltage.
The LATCH circuit LATCH is fed with an output signal VCOMP1 of the first comparator COMP1 and an open circuit detection enable/disable signal Sopen. The LATCH circuit LATCH receives the comparator output signal VCOMP1 to generate the LATCH signal SLATCH by using the open detection enable/disable signal Sopen as a flip-flop.
The LED current sensing circuit CSC comprises a second comparator COMP2 and a third comparator COMP3 operating by using the charge pump voltage VCP as a voltage source. When the second comparator COMP2 detects a valley of the LED current ILED flowing through the LED and the third comparator COMP3 detects a peak of the LED current ILED flowing through the LED, the LED current ILED is controlled to be maintained at a predetermined average value. The LED current ILED is sensed using a current sense resistor RA. The average value of the LED current ILED is, for example, about 1.4A, and the current sense resistor RA is set to, for example, 0.1 Ω to 0.15 Ω. Therefore, a voltage difference of about 140mV to 210mV occurs between both ends of the current sense resistor RA.
A non-inverting input terminal (+) of the second comparator COMP2 is connected to a high potential terminal of a voltage source that sets the second threshold value Vset. A low potential terminal of the voltage source that sets the second threshold Vset is connected to the external terminal SNSN to be fed with the voltage VSNSN. The external terminal SNSN is a terminal to which the potential at the low potential terminal of the current sense resistor RA is applied. The inverting input terminal (-) of the second comparator COMP2 is connected to the external terminal SNSP to be fed with the voltage VSNSP. The external terminal SNSP is a terminal to which a potential at the high potential terminal of the current sense resistor RA is applied. A voltage (VSNSN + Vset) which is the sum of the voltage VSNSN appearing at the external terminal SNSN and the second threshold Vset is fed to the non-inverting input terminal (+) of the second comparator COMP 2.
A non-inverting input terminal (+) of the third comparator COMP3 is connected to the external terminal SNSP to be fed with the voltage VSNSP. The external terminal SNSP is a terminal to which a potential at the high potential terminal of the current sense resistor RA is applied. An inverting input terminal (-) of the third comparator COMP3 is connected to a high potential terminal of a voltage source that sets the third threshold Vrst. A low potential terminal of a voltage source that sets the third threshold Vrst is connected to the external terminal SNSN to be fed with the voltage VSNSN. The external terminal SNSN is a terminal to which the potential at the low potential terminal of the current sense resistor RA is applied. The inverting input terminal (-) of the third comparator COMP3 is fed with a voltage (VSNSN + Vset) which is the sum of the voltage VSNSN appearing at the external terminal SNSN and the third threshold Vrst.
The driving LOGIC circuit DL includes a MASK circuit MASK, a flip-flop FF, and a LOGIC circuit LOGIC. The MASK circuit MASK suspends an operation of detecting the connection state of the LED for a predetermined time to prevent the connection state of the LED from being erroneously detected when the LED enters the open state or it returns to the normal state from the open state. Specifically, in order to prevent malfunction due to ringing and switching noise occurring at the timing when the switching signal VSW changes from the high level to the low level and at the timing when the switching signal VSW changes from the low level to the high level, the MASK circuit MASK suspends the operation of detecting the connection state of the LEDs for a predetermined time T4 from the timing when the switching signal VSW changes from the high level to the low level and for a predetermined time T4 from the timing when the switching signal VSW changes from the low level to the high level. In other words, when the predetermined time T4 elapses, the MASK circuit MASK starts the operation of detecting the connection state of the LEDs. The MASK circuit MASK generates a MASK signal, not shown, in synchronization with the rising and falling of the flip-flop signal VFF. The MASK signal disables the action of the SET signal SET fed to the MASK circuit MASK.
The flip-flop FF generates a not-shown drive input signal that drives the high-side driver DRVH and the low-side driver DRVL at the subsequent stage in synchronization with the open detection enable/disable signal Sopen output from the MASK circuit MASK. The flip-flop signal VFF from the flip-flop FF serves as a control and synchronization signal for the second counter COUNT2 and the third counter COUNT 3.
The LOGIC circuit LOGIC includes circuit blocks such as a dead time generating circuit for ensuring a dead time between the high-side gate signal VGH and the low-side gate signal VGL that drive the high-side driver DRVH and the low-side driver DRVL in the subsequent stage, and a level shift circuit.
The high-side driver DRVH receives a signal from the LOGIC circuit LOGIC, and generates a high-side gate signal VGH that drives the high-side transistor Ml. The high-side driver DRVH includes a level shift circuit that shifts a circuit operating point to a high potential side based on a switching signal VSW appearing at the switch terminal SW.
The low side driver DRVL receives signals from the LOGIC circuit LOGIC and generates a low side gate signal VGH that drives the low side transistor M2.
In fig. 26, signals and voltages are exchanged between the LED open circuit detection circuit LOD, the LED current sensing circuit CSC, the control logic circuit CL, and the drive logic circuit DL. The interaction between them will now be described. First, the purpose of feeding the comparator output signal VCOMP1 of the first comparator COMP1 provided in the LED open circuit detection circuit LOD to the LATCH circuit LATCH is to hold the comparator output signal VCOMP1 at a high level for a predetermined time T3 when the LED enters an open circuit state, as described above. This can measure the duration of the LED open state. The purpose of controlling the LED current sensing circuit CSC with the LATCH signal SLATCH output from the LATCH circuit LATCH is to stop the circuit operation of the LED current sensing circuit CSC when an LED open circuit occurs. The LED current sensing circuit CSC is intended to measure the peak and valley values of the LED current ILED flowing through the LED; however, when an LED open circuit occurs, no LED current ILED flows through the LED, and therefore the LED current sensing circuit CSC does not need to operate. Accordingly, the circuit operation of the LED current sensing circuit CSC is suspended using the latch signal SLATCH to save power, and the drop of the charge pump voltage VCP as the voltage source of the LED current sensing circuit CSC is limited to stabilize the circuit operation.
In fig. 26, the comparator output signal VCOMP1 of the first comparator COMP1 and the comparator output signal VCOMP2 of the second comparator COMP2 are arithmetically processed by the OR circuit OR, so that the OR signal VOR of the OR circuit OR is fed to the MASK circuit MASK. In essence, the comparator output signal VCOMP2 (commonly referred to as the SET signal SET) of the second comparator COMP2 is used to SET the flip-flop FF such that the LED current ILED rises upon detection of a valley of the LED current ILED flowing through the LED. Therefore, the comparator output signal VCOMP2 of the second comparator COMP2 may itself be used as the SET signal SET. However, in one embodiment of the present invention, in the LED open state, the circuit operations of the second comparator COMP2 and the third comparator COMP3 are suspended, which disadvantageously results in that the SET signal SET and the reset signal RST are not generated. To cope with this, the comparator output signal VCOMP1 of the first comparator COMP1 (which is maintained at a high level when the LED open circuit occurs) is used as one input signal of the OR circuit OR. With this circuit configuration, when the LED is in a normal state, the comparator output signal VCOMP2 keeps the or signal VOR at a high level, and when the LED is in an open state, the comparator output signal VCOMP1 always keeps the or signal VOR at a high level; therefore, the circuit operation of the drive logic circuit DL is maintained in a predetermined operation state.
In fig. 26, the comparator output signal VCOMP3 of the third comparator COMP3 is directly fed to the MASK circuit MASK as a part of the drive logic circuit DL.
Fig. 27 is a timing chart showing the operation of the light emitting element driving circuit device 200A of fig. 26 during normal operation. Specifically, it shows the LED voltage VLED (═ VSNSN), the second threshold Vset, the third threshold Vrst, and the switching signal VSW output to the external terminal SW in the case where no failure is recognized in the electrical connection of the LEDs in the light emitting element driving circuit device 200A.
(a) The LED voltage VLED is a triangular wave voltage. The peak value Vp of the triangular wave voltage is equal to the sum of the voltage VSNSN appearing at the external terminal SNSN and the third threshold Vrst. The valley value of the triangular wave voltage is equal to the sum of the voltage VSNSN and the second threshold value Vset. The average of the peak value Vp and the valley value Vb is the average voltage Vave. (b) The switching signal VSW transitions from the low level L to the high level H when the LED voltage VLED is at the valley value Vb, and transitions from the high level H to the low level L when the LED voltage VLED is at the peak value. The valley value Vb and the peak value Vp are detected by comparators COMP2 and COMP3 in fig. 26, respectively.
Fig. 28 is a diagram illustrating one example of the operation of the light-emitting element driving circuit device 200A of fig. 26 in an open state. Specifically, it schematically shows the states of the external terminals GH, GL, SW, SNSP, and SNSN and circuit elements, currents, voltages, and drive signals connected thereto.
When the LED is in a normal state, that is, when the LED is in a state of being connected to the current sensing resistor RA, the LED current ILED flows in a direction shown by symbol If. On the other hand, in an open state, i.e., when the electrical connection between the current sense resistor RA and the LED is cut off as indicated by the cross symbol, no LED current ILED flows and the LED voltage VLED drops to zero volts. At this time, a certain amount of charge has been accumulated in the capacitor C9, and therefore, if the low-side transistor M2 is in a conductive state, the capacitor C9 functions as a voltage source, and the reverse current Ir flows along a path from the capacitor C9 to the current sense resistor RA to the inductor L3 to the low-side transistor M2. That is, a current may flow through the current sensing resistor RA in a direction indicated by a symbol Ir.
In one embodiment of the present invention, when the LED enters the open state, the high-side gate signal VGH fed to the gate of the high-side transistor M1 is maintained at a high level and the low-side gate signal VGL fed to the gate of the low-side transistor M2 is maintained at a low level due to the circuit configuration employed. Thus, essentially, with the high-side transistor M1 turned on and the low-side transistor M2 turned off, the reverse current Ir should not flow. However, in this embodiment, a period T10 is ensured in which the high-side transistor M1 is off and the low-side transistor M2 is on even when the LED enters the open state. On the other hand, in the period T20, the high-side transistor M1 is on and the low-side transistor M2 is off. The ratio of the period T10 during which the low-side transistor M2 is on to the period T20 during which the high-side transistor M1 is on (i.e., T10: T20) is set to, for example, 1:999 to 5: 995; therefore, the time that the low-side transistor M2 remains conductive is much shorter than the time that the high-side transistor M1 remains conductive.
As described above, when the LED enters the open state, the low-side transistor M2 remains on for the predetermined period T10, and the reverse current Ir flows. In the LED open state, the level relation of the voltage VSNSP appearing at the external terminal SNSP and the voltage VSNSN appearing at the external terminal SNSN is VSNSN > VSNSP. The inverting input terminal (-) of the first comparator COMP1 is fed with a voltage lower than the voltage VSNSP by the first threshold Vopen. Here, as described above, the first threshold Vopen is not 10mV, but is switched to, for example, approximately 150 mV. Therefore, the potential at the non-inverting input terminal (+) of the first comparator COMP1 is much higher than the potential at the inverting input terminal (-); therefore, the output signal VCOMP1 of the first comparator COMP1 is maintained at the high level H, and the output signal VCOMP1 is output with a polarity inverted compared to the low level L it has when the LED is in the normal state. As previously described, by using switching signals such as the trigger signal VFF and the switching signal VSW, switching of the first threshold Vopen from about 10mV to about 150mV, which occurs when the LED transitions from a normal state to an open state, is achieved. As previously described, the low side gate signal VGL for turning on the low side transistor M2 when an LED open circuit occurs is generated by the control logic circuit CL and the drive logic circuit DL.
Fig. 29 is a timing chart showing signals at relevant nodes in the control logic circuit CL in fig. 26. Fig. 29 will now be described with reference to fig. 25 to 28.
(a) The clock signal SOSC is generated by a clock signal oscillator OSC. The period of the clock signal SOSC is made, for example, the period TOSC.
(b) The frequency-divided signal SD1 is generated by the frequency dividing circuit FD. The frequency-divided signal SD1 is a signal obtained by dividing the clock signal SOSC by, for example, 1/1 times. Therefore, the period TD1 of the frequency-divided signal SD1 is TD1 ═ 1 · TOSC.
(c) The frequency-divided signal SD2 is generated by the frequency dividing circuit FD as the frequency-divided signal SD 1. The frequency-divided signal SD2 is a signal obtained by dividing the frequency-divided signal SD1 by, for example, 1/4 times. Therefore, the period TD2 of the frequency-divided signal SD2 is TD2 — 4 · TD 1.
(d) The frequency-divided signal SD3 is generated by the frequency dividing circuit FD as with the frequency-divided signals SD1 and SD 2. The frequency-divided signal SD3 is a signal obtained by dividing the frequency-divided signal SD2 by, for example, 1/4 times. Therefore, the period TD3 of the frequency-divided signal SD3 is TD 3-4 · TD 2-16 · TD 1.
(e) The frequency-divided signal SD4 is generated by the frequency dividing circuit FD as with the frequency-divided signals SD1, SD2, and SD 3. The frequency-divided signal SD4 is a signal obtained by dividing the frequency-divided signal SD3 by, for example, 1/4 times. Therefore, the period TD4 of the frequency-divided signal SD4 is TD 4-4 · TD 3-16 · TD 2-64 · TD 1.
The number of frequency-divided signals generated by the frequency dividing circuit FD and the frequency dividing ratio thereof are not limited to those specifically mentioned above; they may be appropriately set to suit, for example, the configuration of the combining circuit and the counter in the subsequent stage.
(f) The combined signal SC1 is generated by a combining circuit CONC. The combined signal SC1 is, for example, a signal obtained by combining the frequency-divided signals SD1 and SD 4. The combining circuit CONC outputs the frequency-divided signal SD1 as the combined signal SC1 at the timing when the frequency-divided signal SD4 rises from the low level to the high level.
(g) The combined signal SC2 is generated by a combining circuit CONC. The combined signal SC2 is, for example, a signal obtained by combining the frequency-divided signals SD1 and SD 2. The combining circuit CONC outputs the frequency-divided signal SD1 as the combined signal SC2 at the timing when the frequency-divided signal SD2 rises from the low level to the high level.
(h) The combined signal SC3 is generated by a combining circuit CONC. The combined signal SC1 is, for example, a signal obtained by combining the frequency-divided signals SD1 and SD 3. The combining circuit CONC outputs the frequency-divided signal SD1 as the combined signal SC3 at the timing when the frequency-divided signal SD3 rises from the low level to the high level.
The number of combined signals generated by the combining circuit CONC and the period thereof are not limited to those specifically mentioned above; they may be appropriately set to suit, for example, the configuration of the counter in the subsequent stage.
(i) The first counter COUNT1 generates a COUNT signal SCOUNT 1. The first counter COUNT1 COUNTs, for example, a time T1 (e.g., 1.28ms) based on the combined signal SC 1.
(j) A COUNT signal SCOUNT2 is generated by a second counter COUNT 2. The second counter COUNT2 COUNTs, for example, a time T2 (e.g., 10 μ s) based on the combined signal SC 2.
(k) A COUNT signal SCOUNT3 is generated by a third counter COUNT 3. The third counter COUNT3 COUNTs, for example, a time T3 (e.g., 80 μ s) based on the combined signal SC 3.
The control logic circuit CL finally generates the count signals scount1, scount2 and scount3 described in (i) to (k) above. As will be understood from the above description, the signal generated by the control logic circuit CL is used as a detection signal indicating the open state of the light emitting element driving circuit device 200 or 200A, a control signal, and a notification signal giving notification of the normal state and the abnormal state.
Fig. 30 is a timing chart showing signals at relevant nodes in the light-emitting element driving circuit device 200A of fig. 26. The period Tnrl (between the times t1 to t7 and between the times t22 to t 27) is a period in which the LED operation is normal (normal period). The period Topen (between times t7 to t 22) is a period in which the LED enters an open state and the LED operates abnormally (LED open period).
Signals, voltages, and the like denoted by (a) to (o) in fig. 30 will now be described with reference to fig. 25 to 29.
(a) The enable signal VEN is fed to the control logic circuit CL via the external terminal EN/PWM. At time t1, the enable signal VEN transitions from a low level to a high level. When the enable signal VEN becomes a high level, the operation of the entire light emitting element driving circuit device 200 or 200A is allowed.
(b) The high-side gate signal VGH is generated by the LED current sensing circuit CSC, the drive logic circuit DL, and the high-side driver DRVH. In the normal period Tnrl, the high-side gate signal VGH is a PWM (pulse width modulation) signal whose pulse width varies with time. In the LED open period Topen, the high-side gate signal VGH is not its original PWM signal, but a signal of which high-level period HH is longer than the low-level period HL. In the LED open period Topen, the high level period HH is, for example, 80 μ s, and the low level period HL is, for example, 250 ns. In other words, the high-level period HH occupies 99.7% of one cycle, and the low-level period HL occupies 0.3% of one cycle. That is, the high level period HH is much longer than the low level period HL. These signals are set by the control logic circuit CL and the drive logic circuit DL.
(c) The low side gate signal VGL is generated by the LED current sensing circuit CSC, the drive logic circuit DL and the low side driver DRVL. In the normal period Tnrl, the low-side gate signal VGL is a PWM (pulse width modulation) signal whose pulse width varies with time. In the LED open period Topen, the low-side gate signal VGL is not its original PWM signal, but a signal of which low-level period LL is longer than high-level period LH. The low-side gate signal VGL is controlled to be in a complementary relationship with the high-side gate signal VGH regardless of in the normal period Tnrl or in the LED open period Topen. That is, the low-side gate signal VGL and the high-side gate signal VGH maintain a relationship of polarity inversion. In the LED open period Topen, the low level period LL is, for example, 80 μ s, and the high level period LH is, for example, 250 ns. That is, the low level period LL is much longer than the high level period LH. The reason for selecting the high-level period LH of the low-side gate signal VGL to be relatively short is that it only needs to be long enough to ensure that the on-time of the low-side transistor M2 is sufficient to detect the LED open state.
(d) The switching signal VSW depends on the operation of both the transistor M1 and the low-side transistor M2, the transistor M1 being controlled on and off by the high-side gate signal VGH, and the low-side transistor M2 being controlled on and off by the low-side gate signal VGL. Essentially, the switching signal VSW has substantially the same waveform as the high-side gate signal VGH.
(e) The LED voltage VLED is a voltage supplied to the LED, and is a voltage VSNSN appearing on the low potential side of the current sense resistor RA (i.e., at the external terminal SNSN). In the normal period Tnrl, the LED voltage VLED is a triangular wave voltage having a peak value vp (ip), a valley value vb (ib), and an average voltage Vave as regular voltages. In the LED open period Topen, the LED voltage VLED is 0V. When returning from the LED open period Topen to the normal period Tnrl, the LED voltage VLED returns to its original normal state.
(f) The first threshold Vopen is the voltage fed to the inverting input terminal (-) of the first comparator COMP 1. The first threshold voltage Vopen has two voltages, i.e., a first threshold voltage Vopen1 and a second threshold voltage Vopen2, and is switched to have the first threshold voltage Vopen1 in the normal period Tnrl and the second threshold voltage Vopen2 in the LED open period Topen. Specifically, in a period in which the first comparator COMP1 detects that the LED is open (i.e., in a period in which the comparator output signal VCOMP1 of the first comparator COMP1 is at a high level), the first threshold Vopen is switched in synchronization with a switching signal such as the trigger signal VFF or the switching signal VSW. The first threshold value Vopen1 is set to, for example, about 10mV, and the second threshold value Vopen2 is set to, for example, about 150 mV.
(g) A comparator output signal VCOMP1 is output from the first comparator COMP 1. The comparator output signal VCOMP1 depends on the voltage VSNSN fed to the non-inverting input terminal (+) of the first comparator COMP1 and the voltage (VSNSP-Vopen) fed to its inverting input terminal (-). Therefore, the comparator output signal VCOMP1 is at a high level or a low level depending on whether the voltage VSNSN is higher or lower than the voltage (VSNSP-Vopen), respectively. When the operation of the LED is normal, the comparator output signal VCOMP1 is set to a low level, and when the LED is in an open state, the comparator output signal VCOMP1 is set to a high level.
(h) A comparator output signal VCOMP2 is output from the second comparator COMP 2. When (e) the valley value Vb of the LED voltage VLED is detected, the second comparator COMP2 outputs a high level. The comparator output signal VCOMP2 depends on the voltage (VSNSN + Vset) fed to the non-inverting input terminal (+) of the second comparator COMP2 and the voltage VSNSP fed to its inverting input terminal (-). Therefore, the comparator output signal VCOMP2 is at a high level or a low level depending on whether the voltage (VSNSN + Vset) is higher or lower than the voltage VSNSP, respectively. At time t9 in the LED open period Topen, the comparator output signal VCOMP2 transitions from a high level to a low level. After returning from the LED open period Topen to the normal period Tnrl, when the LED voltage VLED reaches the valley value Vb, the comparator output signal VCOMP2 transitions from the low level to the high level at time t 25.
(i) The OR signal VOR is output from the OR circuit OR. The or signal VOR is generated by an or operation between an output signal VCOMP1 of the first comparator COMP1 and an output signal VCOMP2 of the second comparator COMP 2. When at least one of the comparator output signals VCOMP1 and VCOMP2 is at a high level, or the signal VOR is at a high level. Therefore, the or signal VOR maintains a high level in the LED open period Topen. Even after returning from the LED open period Topen to the normal period Tnrl, the or signal VOR remains at the high level until time t24 when (e) the LED voltage VLED is detected to have a normal value (i.e., the LED voltage VLED exceeds the first threshold Vopen). In the normal state after time t24, or signal VOR corresponds to comparator output signal VCOMP 2. Or signal VOR is used as what is commonly referred to as a SET signal SET to SET flip-flop FF to raise LED voltage VLED.
(j) A comparator output signal VCOMP3 is output from the third comparator COMP 3. When (e) the peak value Vp of the LED voltage VLED is detected, the third comparator COMP3 outputs a high level. Specifically, the comparator output signal VCOMP3 depends on the voltage (VSNSN + Vrst) fed to the inverting input terminal (-) of the third comparator COMP3 and the voltage VSNSP fed to the non-inverting input terminal (+) thereof. Thus, comparator output signal VCOMP2 is at a low level or a high level depending on whether voltage (VSNSN + Vrst) is above or below voltage VSNSP, respectively. Therefore, the comparator output signal VCOMP3 is at the high level at times t3, t5, t24, and t26 in the normal period Tnrl. At any other time, the comparator output signal VCOMP3 is at a low level. The comparator output signal VCOMP3 serves as a so-called reset signal RST for resetting the flip-flop FF to drop the LED voltage VLED.
(k) The flip-flop signal VFF is generated by the flip-flop FF. The flip-flop signal VFF serves as a reference signal for generating the high-side gate signal VGH, the low-side gate signal VGL, the switching gate signal VSW, and the latch signal SLATCH.
(l) The forced reset signal FRST is fed from a third counter COUNT3, which is part of the control logic circuit CL, to the masking circuit MASK. When the flip-flop signal VFF is kept at the high level for the predetermined time T3, the forced reset signal FRST is output at the high level. Therefore, at times t9, t13, and t18, the reset signal FRST is forced to be at a high level.
(m) the open detection enable/disable signal Sopen indicates whether detection of the LED open state is enabled. The indication DIS ("0") indicates that detection of the open state is not performed. In other words, this means that the not-shown MASK signal output from the MASK circuit MASK remains valid. The indication EN ("1") indicates that detection of an open state is performed. In other words, this means that the not-shown MASK signal output from the MASK circuit MASK remains inactive. The open detection enable/disable signal Sopen remains in the DIS ("0") state for a predetermined time T4 after the rising or falling of the trigger signal VFF. Here, the target of the shielding (i.e. the circuit block whose circuit operation is disabled) comprises at least the LED current sensing circuit CSC, in particular the second comparator COMP2 which detects the valley Ib of the LED current ILED.
The (n) LATCH signal SLATCH is generated by a LATCH circuit LATCH in the control logic circuit CL. The latch signal SLATCH serves as a COUNT start signal of the first counter COUNT 1.
(o) the LED connection state notification flag signal VSG is generated by the notification device SGC and is output via the external terminal SG. The LED connection state notification flag signal VSG is emitted from the integrated circuit 210, for example, by sounding or by lighting, extinguishing, or blinking of a lamp.
Up to this point, the signals and voltages shown in fig. 30 have been described one by one. Now, the relevant timings shown in fig. 30 will be described one by one. First, a description will be given of the normal period Tnrl between the times t1 to t 7.
The time t1 is a time at which the enable signal VEN transitions from the low level to the high level. When the enable signal VEN transitions from the low level to the high level, the circuit operation of the light emitting element driving circuit device 200 or 200A enters an open state. At time t1, the high-side gate signal VGH transitions from the low level to the high level, while the low-side gate signal VGL remains at the low level. At time t1, when switching signal VSW transitions from a low level to a high level, current begins to flow through inductor L3, and LED voltage VLED gradually increases. At time t1, the comparator output signals VCOMP1 and VCOMP2, or the signal VOR and the flip-flop signal VFF transition from low level to high level. At time t1, the comparator output signal VCOMP3, the forced reset signal FRST, and the latch signal SLATCH are at a low level. At time t1, the LED connection state notification flag signal VSG is at a high level indicating a normal state.
Time t2 is (e) the time when LED voltage VLED reaches bottom value vb (ib). The valley value vb (ib) is detected by the second comparator COMP 2. Thus, at time t2, a level transition is observed in the comparator output signal VCOMP2 and or the signal VOR, at which time they both transition from a high level to a low level.
Times t3 and t5 are times when the LED voltage VLED reaches the peak value Vp (ip). The peak value vp (ip) is detected by the third comparator COMP 3. When the peak value vp (ip) is detected, the comparator output signal VCOMP3 transitions from low to high. When LED voltage VLED reaches peak value vp (ip), LED voltage VLED is controlled to immediately drop toward valley value vb (ib), thus momentarily holding comparator output signal VCOMP3 high. At times t3 and t5, (b) the high-side gate signal VGH, (d) the switching signal VSW, and (k) the flip-flop signal VFF transition from high level to low level, and (c) the low-side gate signal VGL transitions from low level to high level.
Times t4 and t6 are times when LED voltage VLED reaches a valley value vb (ib). The valley value vb (ib) is detected by the second comparator COMP 2. When the valley value vb (ib) is detected, the comparator output signal VCOMP2 transitions from low to high. When LED voltage VLED reaches valley value vb (ib), LED voltage VLED is controlled to immediately rise toward peak value vp (ip), thereby momentarily placing comparator output signal VCOMP2 at a high level. At times t4 and t6, (b) the high-side gate signal VGH, (d) the switching signal VSW, and (k) the flip-flop signal VFF transition from the low level to the high level, and (c) the low-side gate signal VGL transitions from the high level to the low level.
The time t7 is a time at which the boundary between the normal period Tnrl and the LED open period Topen is marked. That is, the state from the time t1 to the time t7 is a normal state, and the state from the time t7 to the time t22 is an abnormal state.
The time T8 is a time at which a predetermined time T2 elapses after the time T6 at which the flip-flop signal VFF changes from the low level to the high level. The length of time T2 is a design choice and is set, for example, such that T2 ═ 10 μ s. The length of the time T2 is used as a reference time for determining whether the LED is in an open state, and when the time T2 is exceeded, the high level duration of the trigger signal VFF is set to the predetermined time T3. The length of the time T2 is set to be one or more bits longer than the time of one cycle (e.g., 0.5 μ s) of the flip-flop signal VFF in the normal period Tnrl. Therefore, the accuracy of distinguishing normal and abnormal operations of the LED can be improved. The time T2 is set by a second counter COUNT 2.
The times t9 to t21 are times when the high level time and the low level time of each of the trigger signal VFF, the high-side gate signal VGH, the low-side gate signal VGL, and the switching signal VSW are set in the abnormal (open) state of the LED. The high level time and the low level time of each of the high-side gate signal VGH, the low-side gate signal VGL, and the switching signal VSW are uniquely set by the flip-flop signal VFF. The time T3 (between times T6 and T9, between times T11 and T13, and between times T15 and T18) is a time when the flip-flop signal VFF is at the high level, in which the high-side gate signal VGH is in the high level period HH and the high-side transistor M1 is in the on state. Time T5 (between times T9 and T11, between times T13 and T15, and between times T18 and T20) is when the flip-flop signal VFF is at a low level, where the low-side gate signal VGL is in the low-level period LH and the low-side transistor M2 is in a conductive state.
Between the times t1 and t9 and between the times t24 and t27 are periods (DIS ("0")) in which detection of the LED connection state is not performed. The period in which the detection of the LED connection state is not performed occurs between times t9 and t10, between times t11 and t12, between times t13 and t14, between times t15 and t16, between times t18 and t19, and between times t20 and t 21. These periods correspond to switching periods in which the trigger signal VFF transitions from a low level to a high level or from a high level to a low level, and are periods in which switching noise may occur. In order to eliminate the reduction in detection accuracy of the connection state due to the switching noise, detection of an open circuit of the LED during those periods is avoided.
The time t22 is followed by a period after the return to normal period Tnrl. Then, the circuit operation is similar to the operation between times t1 and t7, and thus the repeated description will not be repeated.
The signals, voltages, etc. at the relevant nodes in fig. 25 to 29 have already been described with reference to fig. 30. As described above, the light emitting element driving circuit device according to the present invention is configured to determine whether the LED is in a normal state or in an abnormal state by measuring a high level time of a switching signal extracted from an output side of the switching regulator and sensing a LED current flowing through the LED when detecting a connection state of the LED. Therefore, higher inspection accuracy can be achieved.
< first packaging example >
Fig. 31 is a diagram (xy plan view) showing a first package example of the LED drive control device 100 (which can be understood as the light emitting element drive circuit device 200 or 200A). In the following description, a left-right axis crossing the drawing plane is defined as an x-axis (i.e., a left-right axis with respect to the LED drive control device 100), and an up-down axis crossing the drawing plane is defined as a y-axis (i.e., an up-down axis with respect to the LED drive control device 100).
In the first package example, a 16-pin HTSSOP is used as a package of the LED
The
Two pads P1 are arranged side by side along the x-axis and are each connected to a CP pin (pin-1) via a wire W1. Two pads P2 are arranged side by side along the x-axis and are each connected to VIN pin (pin-2) via wire W2. Pad P3 is connected to RT pin (pin-3) via wire W3. Pad P4 is connected to COMP pin (pin-4) via wire W4. Two pads P5 are arranged side by side along the y-axis, and are each connected to the GND pin (pin-5) via a wire W5. Two pads P6 are arranged side by side along the y-axis and are each connected to a DCDIM pin (pin-6) via wire W6. The pad P7 is connected to the EN/PWM pin (pin-7) via wire W7. The pad P8 is connected to an SG pin (pin-8) via a wire W8.
The pad P9 is connected to the SNSN pin (pin-9) via a wire W9. Pad P10 is connected to SNSP pin (pin-10) via wire W10. Two pads P11 are arranged side by side along the y-axis and are each connected to a PGND pin (pin-11) via a wire W11. The pad P12 is connected to the GL pin (pin-12) via a wire W12. Two pads P13 are arranged side by side along the y-axis and are each connected to a VDRV5 pin (pin-13) via a wire W13. Pad P14 is connected to the BOOT pin (pin-14) via wire W14. Two pads P15 are arranged side by side along the y-axis and are each connected to an SW pin (pin-15) via a wire W15. Pad P16 is connected to a GH pin (pin-16) via wire W16.
The pads P1 to P16 are arranged in the outer edge region of the
When attention is paid to the frame region inside the package, the VIN pin (pin-2) and EN/PWM pin (pin-7) respectively opposing the upper left corner and lower left corner of the island 100b are larger than the RT pin (pin-3), COMP pin (pin-4), GND pin (pin-5), and DCDIM pin (pin-6) opposing the left side of the island 100 b. More specifically, pin 2 and pin 7 have protruding portions that extend further along the x-axis than pins 3-6.
Likewise, the SNSP pin (pin-10) and the SW pin (pin-15) respectively opposed to the lower right corner and the upper right corner of the island 100b are larger than the PGND pin (pin-11), the GL pin (pin-12), the VDRV5 pin (pin-13) and the BOOT pin (pin-14) opposed to the right side of the island 100 b. More specifically, pins 10 and 15 have protruding portions that extend further along the x-axis than pins 11-14.
Next, the positions of pin-1 through pin-16 relative to island 100b as viewed along the x-axis will be described. Pins 2 through 7 and pins 10 through 15 each at least partially overlap island 100b as viewed along the x-axis. On the other hand, pin-1, pin-8, pin-9, and pin-16 do not overlap island 100b as viewed along the x-axis.
Next, the positions of pin-1 to pin-16 relative to island 100b as viewed along the y-axis will be described. Pin-1, pin-2, pin-7 through pin-10, pin-15, and pin-16 each at least partially overlap island 100b as viewed along the y-axis. On the other hand, neither pin 3 to pin 6 nor pin 11 to pin 14 overlaps with the island portion 100b as viewed along the y-axis.
Inside the package, support frames 100c and 100d supporting the island 100b along the y-axis are formed between the CP pin (pin-1) and the GH pin (pin-16) and between the SG pin (pin-8) and the SNSN pin (pin-9), respectively.
Fig. 32 is a diagram (xy plan view) showing an example of the circuit layout of the
As shown in fig. 32, in the
The high-
On the other hand, low-signal system circuits a2 (
Each circuit block may be formed at an appropriate position so that a wiring distance to a pad connected thereto is as short as possible. For example, the
The high withstand voltage noise system circuit a1 is separated from the low signal system circuit a2 by a buffer a 3. Therefore, noise propagation from the high withstand voltage noise system circuit a1 to the low signal system circuit a2 can be suppressed.
Fig. 33 is a diagram showing a vertical structure of the buffer area a 3. As shown here, the buffer a3 may be formed with an n-type well and a p-type collector wall each connected to the ground terminal GND. With this buffer a3 provided, even when the n-type semiconductor region in the high withstand voltage noise system circuit a1 becomes negative potential under the influence of noise and the parasitic transistor Q1(npn bipolar transistor) having this region as an emitter is turned on, its collector current is drawn not from the n-type semiconductor region in the low signal system circuit a2 but from the n-type well in the buffer a 3. Therefore, noise propagation from the high withstand voltage noise system circuit a1 to the low signal system circuit a2 can be suppressed.
< second packaging example >
Fig. 34 is a diagram (xy plan view) showing a second package example of the LED drive control device 100 (which can be understood as the light emitting element drive circuit device 200 or 200A). In the following description, a left-right axis crossing the drawing plane is defined as an x-axis (i.e., a left-right axis with respect to the LED drive control device 100), and an up-down axis crossing the drawing plane is defined as a y-axis (i.e., an up-down axis with respect to the LED drive control device 100).
In the second package example, a 24-pin VQFN (ultra thin quad flat no-lead package) is used as the package of the LED
The
Two pads P1 are arranged side by side along the x-axis and are each connected to a CP pin (pin-22) via a wire W1. Two pads P2 are arranged side-by-side along the x-axis and are connected to two VIN pins (pin-23 and pin-24) via wires 2a and 2b, respectively. Pad P3 is connected to RT pin (pin-2) via wire W3. Pad P4 is connected to COMP pin (pin-3) via wire W4. Two pads P5 are arranged side by side along the y-axis, and are each connected to the GND pin (pin-4) via a wire W5. Two pads P6 are arranged side by side along the y-axis and are each connected to a DCDIM pin (pin-6) via wire W6. The pad P7 is connected to the EN/PWM pin (pin-7) via wire W7. The pad P8 is connected to an SG pin (pin-8) via a wire W8.
The pad P9 is connected to the SNSN pin (pin-10) via a wire W9. The pad P10 is connected to the SNSP pin (pin-11) via a wire W10. The two pads P11 are arranged side by side along the y-axis and connected to two PGND pins (pin-13 and pin-14) via wires W11a and W11b, respectively. The pad P12 is connected to the GL pin (pin-15) via a wire W12. Two pads P13 are arranged side by side along the y-axis and are each connected to a VDRV5 pin (pin-16) via a wire W13. Pad P14 is connected to a BOOT pin (pin-17) via wire W14. Two pads P15 are arranged side by side along the y-axis and are each connected to an SW pin (pin-19) via a wire W15. Pad P16 is connected to a GH pin (pin-20) via wire W16.
The pads P1 to P16 are arranged in the outer edge region of the
In the second package example (fig. 34), since the number of pins 24 is increased compared to 16 in the first package example (fig. 31), the number of pins of the same function can be increased to provide them in plural numbers (for example, a VIN pin and a PGND pin). Needless to say, it is preferable that the pads P1 to P16 are not connected so that they correspond one-to-one to the pins-1 to-16, but are connected to pins respectively opposed to the pads P1 to P16, in order to make the laying length of the wires W1 to 16 as small as possible.
Next, the positions of pin-1 through pin-24 relative to island 100e as viewed along the x-axis will be described. Pins 1 through 6 and pins 13 through 18 each at least partially overlap island 100e as viewed along the x-axis. On the other hand, neither the pins 7 to 12 nor the pins 19 to 24 overlap with the island portion 100e as viewed along the x-axis.
Next, the positions of pin-1 to pin-24 relative to island 100e as viewed along the y-axis will be described. Pin-7 through pin-12 and pin-19 through pin-24 each at least partially overlap island 100e as viewed along the y-axis. On the other hand, neither pin-1 through pin-6 nor pin-13 through pin-18 overlaps island 100e as viewed along the y-axis.
Inside the package, support frames 100f, 100g, 100h, and 100i supporting an island 100e along the y-axis are formed between the unconnected pin (pin-1) and the VIN pin (pin-24), between the DCDIM pin (pin-6) and the EN/PWM pin (pin-7), between the unconnected pin (pin-12) and the PGND pin (pin-13), and between the unconnected pin (pin-18) and the SW pin (pin-19), respectively.
< application example >
Fig. 35 is a diagram showing an application example of the LED
Respective first terminals of the inductor LFIL1 and the capacitor CIN3 are connected to an application terminal of the input voltage VIN. The second terminal of inductor LFIL1, the first terminals of capacitors CIN1 and CIN2, respectively, and the emitter of transistor Q0 are connected to the drain of transistor N1. The second terminals of the capacitors CIN1 to CIN3, respectively, and the base of the transistor Q0 are connected to the application terminal of the ground voltage GND. These circuit elements ILFIL1, CIN1 to CIN3, and Q0 constitute an input filter for eliminating noise components carried on the input voltage VIN.
Resistor R11 is connected between the collector of transistor Q0 and the VIN pin of LED
< Wiring Pattern of Circuit Board >
Fig. 36 is a diagram showing an example of a wiring pattern on a first main surface (front surface) of a circuit board (printed circuit board or module board) on which the LED
It is preferable that, for example, as shown in fig. 36, the circuit elements (the resistors R1 to R3 and R13 to R15 and the capacitors C2 and C12) connected to the low-signal system circuit are connected to a low-signal system GND wire that is separate from the power supply system GND conductor of the LED
It is preferable that the capacitor CIN1, which is a part of the input filter, is arranged closer to the transistor N1 than other circuit elements to reduce ringing noise in the 70 to 80MHz band.
< overview >
The following is a summary of various embodiments disclosed in this specification.
According to an aspect of the disclosure in the present specification, a light emitting element drive control apparatus includes: a driving logic circuit configured to drive and control a switching output stage configured to step down an input voltage to an output voltage to supply the output voltage to the light emitting element; a charge pump power supply configured to generate a boosted voltage higher than an input voltage; and a current sense comparator configured to: the boost voltage and the output voltage are provided as a power supply voltage, and a current sense signal corresponding to an inductor current in the switching output stage is directly compared with the peak detection value and the valley detection value to generate a control signal for driving the logic circuit. (first configuration)
Preferably, the light emitting element drive control device of the first configuration described above further includes: a driver configured to turn on and off an output switch in the switching output stage; and a bootstrap power supply configured to boost a switching voltage having a rectangular waveform appearing at one terminal of the output switch to generate a power supply voltage for the driver. Preferably, the charge pump power supply is configured to be provided with charge from the bootstrap power supply to generate the boosted voltage. (second configuration)
Preferably, the light emitting element drive control device of the first or second configuration described above further includes: a frequency feedback controller configured to adjust the peak detection value and the valley detection value so that a switching frequency of the switching output stage is maintained at a constant value even when the output voltage varies. (third configuration)
In the light emitting element drive control device of the third configuration described above, preferably, the frequency feedback controller is configured to variably control an upper limit of the peak detection value and a lower limit of the valley detection value in accordance with a target set value for the output current supplied to the light emitting element. (fourth configuration)
According to another aspect of the disclosure in the present specification, a light emitting element driving device includes: the light emitting element drive control device of any one of the first to fourth configurations described above; and a switching output stage configured to be driven and controlled by the light emitting element drive control means. The light emitting element driving device supplies a constant output current to the light emitting element. (fifth configuration)
According to another aspect of the disclosure in the present specification, a light emitting device includes: the light emitting element driving device of the fifth configuration described above; and at least one light emitting element driven by the light emitting element driving device (sixth configuration).
Preferably, the light emitting device of the above sixth configuration further includes: a light emitting element string composed of a plurality of light emitting elements connected in series; a switch matrix configured to independently turn on and off the plurality of light emitting elements; and a switch controller configured to control the switch matrix. (seventh configuration)
In the light-emitting device of the seventh configuration described above, preferably, the light-emitting element is a light-emitting diode or an organic EL element. (eighth configuration)
According to another aspect of the disclosure in this specification, a vehicle includes: the light-emitting device of any one of the sixth to eighth configurations described above. (ninth configuration)
In the vehicle of the ninth configuration described above, preferably, the light emitting device is at least one of a headlamp, a daytime running light, a tail light, a brake light, and a turn light. (tenth configuration)
According to another aspect of the disclosure in the present specification, a light emitting element drive control apparatus includes: a driving logic circuit configured to drive and control a switching output stage configured to generate an output voltage from an input voltage to supply the output voltage to the light emitting element; a current sense comparator configured to compare a current sense signal corresponding to an inductor current in the switching output stage with the peak detection value and the valley detection value to generate a control signal for driving the logic circuit; and a current regulator configured to regulate one extreme value of the inductor current according to a first time after the current sense signal reaches the one of the peak detection value and the valley detection value until the inductor current actually takes the other extreme value. (eleventh configuration)
In the light emitting element drive control device of the eleventh configuration described above, preferably, the switching output stage includes an output switch and a synchronous rectification switch, and the first time is an off time while the output switch is turned on after the current sensing signal reaches the valley detection value and the synchronous rectification switch is turned off. (twelfth configuration)
In the light emitting element drive control device of the twelfth configuration described above, preferably, the current regulator is configured to regulate a second time until the output switch is turned off after the current sensing signal reaches the peak detection value in accordance with the first time. (thirteenth configuration)
In the light emitting element drive control device of the thirteenth configuration described above, preferably, when the input voltage is denoted by VIN, the output voltage is denoted by VOUT, the first time is denoted by T11, and the second time is denoted by T12, then T12 is ═ VOUT/(VIN-VOUT) ] × T11. (fourteenth configuration)
According to another aspect of the disclosure in the present specification, a light emitting element driving device includes: the light emitting element drive control device of any one of the eleventh to fourteenth configurations described above; and a switching output stage configured to be driven and controlled by the light emitting element drive control means. The light emitting element driving device supplies a constant output current to the light emitting element. (fifteenth configuration)
According to another aspect of the present disclosure, a light emitting device includes: the light emitting element driving device according to the fifteenth configuration described above; and at least one light emitting element. (sixteenth configuration)
Preferably, the light emitting device of the sixteenth configuration described above further includes: a light emitting element string composed of a plurality of light emitting elements connected in series; a switch matrix configured to independently turn on and off the plurality of light emitting elements; and a switch controller configured to control the switch matrix. (seventeenth configuration)
In the light-emitting device of the seventeenth configuration described above, preferably, the light-emitting element is a light-emitting diode or an organic EL element. (eighteenth configuration)
According to another aspect of the disclosure in this specification, a vehicle includes: the light-emitting device according to any one of the sixteenth to eighteenth configurations described above. (nineteenth configuration)
In the vehicle of the nineteenth configuration described above, preferably, the light emitting device is at least one of a headlamp, a daytime running light, a tail light, a brake light, and a turn light. (twentieth configuration)
According to another aspect of the disclosure in the present specification, a light emitting element driving circuit device includes: a high-side transistor and a low-side transistor, a primary conductive path of the high-side transistor and a primary conductive path of the low-side transistor being connected in series between a power supply terminal and a ground potential in this order; a clock signal generator configured to generate a clock signal that drives the high-side transistor and the low-side transistor to turn them on and off complementarily; an inductor, a current sensing resistor, and a capacitor which are connected in series between a common connection node of the high-side transistor and the low-side transistor and a ground potential, and which are supplied with a current by a switching signal appearing at the common connection node; a light emitting element connected to a voltage source appearing at one terminal of the capacitor; a first comparator configured to sense a voltage appearing between terminals of the current sense resistor; a light emitting element current sensing circuit configured to sense a light emitting element current flowing through a current sensing resistor; and a duration determination circuit configured to measure a duration of a high level or a low level in the switching signal. The light emitting element driving circuit device issues a notification as to whether the connection state of the light emitting element is good or bad based on the comparator output signal from the first comparator and the output from the duration determination circuit. (twenty-first configuration)
In the light emitting element driving circuit device of the twenty-first configuration described above, preferably, the current sensing circuit includes: a second comparator configured to detect a valley value of the light emitting element current; and a third comparator configured to detect a peak value of the light emitting element current. (twenty-second configuration)
In the above-described light emitting element driving circuit device of the twenty-first or twenty-second configuration, preferably, the duration determination circuit is a counter including a flip-flop. (twenty-third configuration)
In the light emitting element driving circuit device of any one of the twenty-first to twenty-third configurations described above, preferably, the duration determination circuit includes: an integrator configured to integrate the switching signal; and a comparator configured to compare the integrated voltage output from the integrator with a predetermined reference voltage. Preferably, the light emitting element driving circuit device issues a notification as to whether the connection state of the light emitting element is good or bad based on an output from the comparator. (twenty-fourth configuration)
In the light-emitting element driving circuit device of any one of the twenty-first to twenty-third configurations described above, preferably, the duration determination circuit includes a voltage-to-current converter configured to convert the switching signal into a current, and the light-emitting element driving circuit device issues a notification as to whether the connection state of the light-emitting element is good or bad based on an output from the voltage-to-current converter.
(twenty-fifth configuration)
In the light emitting element driving circuit device of any one of the twenty-first to twenty-fifth configurations described above, preferably, the first comparator has a first input terminal and a second input terminal, the first input terminal of the first comparator is fed with a voltage on the low potential side of the current sensing resistor, and the second input terminal of the first comparator is fed with a voltage obtained by subtracting the first threshold value from a voltage on the high potential side of the current sensing resistor. (twenty-sixth configuration)
In the light emitting element driving circuit device of the twenty-sixth configuration described above, preferably, the first threshold is set so as to be switched between the first threshold voltage and the second threshold voltage in synchronization with the switching signal, and the second threshold voltage is higher than the first threshold voltage by one or more bits. (twenty-seventh configuration)
In the light emitting element driving circuit device of the twenty-seventh configuration described above, preferably, the first threshold is switched between the first threshold voltage and the second threshold voltage in a period in which the first comparator detects a poor connection state of the light emitting element. (twenty-eighth configuration)
In the light emitting element driving circuit device of the twenty-second configuration described above, preferably, the second comparator has a first input terminal and a second input terminal, the first input terminal of the second comparator is fed with a voltage obtained by adding the second threshold to a voltage on the low potential side of the current sensing resistor, and the second input terminal of the second comparator is fed with a voltage on the high potential side of the current sensing resistor. (twenty-ninth configuration)
In the light emitting element driving circuit device of the twenty-second configuration described above, preferably, the third comparator has a first input terminal and a second input terminal, the first input terminal of the third comparator is fed with a voltage on the high potential side of the current sensing resistor, and the second input terminal of the third comparator is fed with a voltage obtained by adding the third threshold to a voltage on the low potential side of the current sensing resistor. (thirtieth configuration)
In the light-emitting element drive circuit device of the twenty-third configuration described above, preferably, the duty ratio α DH of the high-level period DH to the low-level period DL of the switching signal is set to DH/(DH + DL) such that α DH is 0.950 to 0.999 when the counter has performed counting for a predetermined time, and in the low-level period DL, the low-side transistor is turned on and the voltage appearing between the terminals of the current sense resistor is sensed. (thirty-first configuration)
In the light emitting element driving circuit device of the thirty-first configuration described above, preferably, the counter includes a first counter, a second counter, and a third counter configured to operate based on a combined signal generated by combining together divided signals obtained by dividing a clock signal as the clock signal. Preferably, the second counter is configured to count a high level duration of the switching signal; the third counter is configured to set a period in which the switching signal repeats a high level and a low level when the second counter has performed counting for a predetermined time; and the first counter is configured to output a notification signal regarding the connection state when the period set by the third counter has occurred for more than a predetermined time (thirty-second configuration)
In the light emitting element driving circuit device of the thirty-second configuration described above, preferably, when the times counted by the first counter, the second counter, and the third counter are denoted by T1, T2, and T3, respectively, then T2 < T3 < T1. (thirty-third configuration)
In the light emitting element driving circuit device of the thirty-third configuration described above, preferably, the times T1, T2, and T3 are 1.28ms, 10 μ s, and 80 μ s, respectively, and the period of the clock signal is 0.1 μ s to 5 μ s.
(thirty-fourth configuration)
In the light-emitting element driving circuit device of any one of the thirty-second to thirty-fourth configurations described above, preferably, in a period in which the first comparator detects a connection state failure of the light-emitting element, open detection of the light-emitting element is suspended during a period in which the high-side transistor and the low-side transistor transition from a high level to a low level and during a period in which the high-side transistor and the low-side transistor transition from a low level to a high level. (thirty-fifth configuration.)
In the light emitting element driving circuit device of any one of the twenty-first to thirty-fifth configurations described above, preferably, the light emitting element current is supplied by a switching regulator. (thirty-sixth configuration)
In the light emitting element driving circuit device of the thirty-sixth configuration described above, preferably, the switching regulator is a synchronous rectification switching regulator of one type of a step-down type, a step-up type, and a step-up/step-down type. (thirty-seventh configuration)
In the light-emitting element drive control device configured according to any one of the first to fourth and eleventh to fourteenth configurations described above, preferably, the light-emitting element drive control device is sealed in an HTSSOP (heat dissipation thin shrink small outline package) or a VQFN (ultra thin quad flat no lead package). (thirty-eighth configuration)
Preferably, the light emitting element drive control device configured according to any one of the first to fourth and eleventh to fourteenth configurations described above further includes: a buffer provided between a high withstand voltage noise system circuit including a drive logic circuit and a low signal system circuit including a current sensing comparator, the buffer suppressing noise propagation from the high withstand voltage noise system circuit to the low signal system circuit. (thirty-ninth configuration)
In the light emitting element drive control device according to the thirty-ninth configuration described above, preferably, the buffer region is formed with an n-type well and a p-type collector wall which are connected to the ground terminal, respectively. (fortieth configuration)
In the above-described light emitting element drive control apparatus according to the thirty-third or thirty-fourth configuration, it is preferable that the circuit element connected to the low-signal system circuit is connected to a low-signal system GND wire which is separate from the power supply system GND wire. (fortieth configuration)
< further modification >
Although the above-described embodiments relate to a configuration in which a Light Emitting Diode (LED) is used as a light emitting element as an example, this is not meant to limit the present invention; instead, for example, an organic EL (electroluminescence) element may be used as the light emitting element.
The various technical features disclosed in the present specification can be implemented in any other way than the embodiments described above, and allow many modifications without departing from the spirit of the technical creation involved. That is, the above-described embodiments should be understood as being illustrative in all respects and not restrictive. The technical scope of the present invention is defined not by the description of the embodiments given above but by the appended claims, and should be construed to include any modifications within the meaning and scope equivalent to the claims.
Applicability to the industry
The invention disclosed in this specification finds application, for example, in vehicle exterior lamps (e.g., DRL/position lamps, turn lamps, and tail lamps) and matrix-controlled vehicle exterior lamps (e.g., sequential turn lamps, ADB headlamps, and AFS (adaptive front lighting system) headlamps).
Description of the symbols
1 LED light-emitting device
10 LED Driving device (corresponding to light emitting element driving device)
20 LED string
21 to 25 LED (corresponding to luminous element)
30 switch matrix
31 to 35 switch
40 switch controller
100 LED drive control device (corresponding to light emitting element drive control device)
100a semiconductor chip
100b, 100e island
100c, 100d, 100f, 100g, 100h, 100i support frame
101 reference voltage generator
102 constant voltage generator
103 oscillator
104 TSD circuit
105 VINIVLO circuit
106 VDRV5UVLO circuit
107 OCP circuit
108 LED short circuit detector
109 LED open circuit detector
110 BOOTVULO circuit
111 EN/PWM controller
112 control logic circuit
113 driving logic circuit (also used as level shifter)
114 current sensing comparator
114a, 114b comparator
115 high side driver
116 low side driver
117 SG output circuit
118 DC dimmer
119F/V converter
120 SSM circuit
121 error amplifier
122 detection value setter
122a, 122b current source
122c, 122d resistor
123 Peak Current regulator (corresponding to Current regulator)
130 semiconductor chip
210 integrated circuit
200. 200A light emitting element drive circuit device
a1 high withstand voltage noise system circuit
a2 low signal system circuit
a3 buffer area
+ B supply voltage
C1-C9, C11, C12, CIN 1-CIN 3 capacitors
CL control logic circuit
COMP1 first comparator
COMP2 second comparator (LED current detection circuit)
COMP3 third comparator (LED current detection circuit)
COUNT1 first counter (duration determination device)
COUNT2 second counter (duration determination device)
COUNT3 third counter (duration determination device)
CSC LED current sensing circuit
D1, D2, D11 and D12 diodes
DL driving logic circuit
DRVH high side driver
DRVL low side driver
GND1, GND2 external terminal (ground terminal)
GND ground potential
Ib valley current
ILED LED Current
Ip peak current
L1, L2, L3, LFIL1 inductor
LED light-emitting element
LOGIC circuit of LOGIC
M1 high-side transistor
M2 low-side transistor
N1, N2, N11, N12N channel MOS field effect transistors
OSC clock signal oscillator
P1-P16 pad
Q0 pnp bipolar transistor
Q1 parasitic transistor (npn bipolar transistor)
R1-R5, R11-R18 resistor
RA current detection resistor
RST reset signal
SC1 first combined signal
SC2 second combined signal
SC3 third combined signal
SCOUNT1 first count signal
SCOUNT2 second count signal
SCOUNT3 third counting signal
SD1 first frequency-divided signal
SD2 second frequency-divided signal
SD3 third frequency-divided signal
SD4 fourth frequency-divided signal
SET setting signal
SGC notification device
Sopen open circuit detection enable/disable signal
SOSC clock signal
Vb bottom value
VCP charge pump voltage
VGH high side gate signal
VGL Low side Gate Signal
VIN power terminal
VLED LED Voltage
Vopen first threshold
Vopen1 first threshold Voltage
Second threshold voltage Vopen2
Peak value of Vp
VSG LED connection state notification flag signal
VSW switching signal
W1-W16 electric wire
X10 vehicle
X11 head lamp
X12 daytime running lamp
X13 tail lamp
X14 brake lamp
X15 steering lamp
Y10 LED head lamp module
Y20 LED turn light module
Y30 LED tail lamp module
Alpha bootstrap power supply
Beta charge pump power supply
- 上一篇:一种医用注射器针头装配设备
- 下一篇:一种电源自动控制方法、装置及系统