Dual input LDO voltage regulator

文档序号:863550 发布日期:2021-03-16 浏览:3次 中文

阅读说明:本技术 双输入ldo电压调节器 (Dual input LDO voltage regulator ) 是由 P·德瓦尔 于 2019-08-01 设计创作,主要内容包括:本发明公开了一种低压差(LDO),其包括从电压源接收输入的电压输入。该LDO电压调节器包括经调节电压输出、阻断二极管和电路,该电路被配置为当第一电压输入小于经调节电压输出时用第一阻断二极管阻止从第一电压输入的泄漏,并且从第一电压输入和第二电压输入提供经调节电压输出。(A Low Dropout (LDO) includes a voltage input that receives an input from a voltage source. The LDO voltage regulator includes a regulated voltage output, a blocking diode, and a circuit configured to block leakage from the first voltage input with the first blocking diode when the first voltage input is less than the regulated voltage output, and to provide the regulated voltage output from the first voltage input and the second voltage input.)

1. A Low Dropout (LDO) voltage regulator, comprising:

a first voltage input;

a second voltage input;

a regulated voltage output;

a first blocking diode;

a second blocking diode; and

circuitry configured to:

preventing leakage to the first voltage input with the first blocking diode when the first voltage input is less than the regulated voltage output; and

the regulated voltage output is provided from the first voltage input and the second voltage input.

2. The LDO voltage regulator of claim 1 wherein the circuit is further configured to block leakage to the second voltage input with the second blocking diode when the second voltage input is less than the regulated voltage output.

3. The LDO voltage regulator of any of claims 1-2, further comprising a plurality of internal devices configured to be operated by the regulated voltage output.

4. The LDO voltage regulator of any of claims 1-3, further comprising an output tank bypass capacitor.

5. The LDO voltage regulator of any of claims 1-4, wherein:

the first blocking diode and the second blocking diode are implemented by active diodes;

a first control input of the first blocking diode is connected to an anode of the second blocking diode; and

a second control input of the second blocking diode is connected to an anode of the first blocking diode.

6. The LDO voltage regulator of any of claims 1-5, wherein the first blocking diode and the second blocking diode are implemented by transistors.

7. The LDO voltage regulator of any of claims 1-6, wherein:

the first voltage input is connected to the first blocking diode through a first n-channel transistor;

the second voltage input is connected to the second blocking diode through a second n-channel transistor; and

the first n-channel transistor and the second n-channel transistor are configured to operate as voltage followers with respect to each other.

8. A microcontroller, the microcontroller comprising:

a first voltage source;

a second voltage source; and

a Low Dropout (LDO) voltage regulator according to any of claims 1 to 7.

9. A method comprising, in a Low Dropout (LDO) voltage regulator:

receiving an input from a first voltage source at a first voltage input;

receiving an input from a second voltage source at a second voltage input;

preventing leakage from a regulated voltage output of the LDO regulator to the first voltage input with the first blocking diode when the first voltage input is less than the regulated voltage output; and

the regulated voltage output is provided from the first voltage input and the second voltage input.

10. The method of claim 9, further comprising blocking leakage from the regulated voltage output to the second voltage input with the second blocking diode when the second voltage input is less than the regulated voltage output.

11. The method of any of claims 9-10, further comprising providing the regulated voltage output to a plurality of internal devices of the LDO regulator.

12. The method of any of claims 9 to 11, further comprising:

providing an active diode to implement the first blocking diode and the second blocking diode;

connecting a first control input of the first blocking diode to an anode of the second blocking diode; and

connecting a second control input of the second blocking diode to an anode of the first blocking diode.

13. The method of any one of claims 9 to 12, further comprising providing a transistor to implement the first blocking diode and the second blocking diode.

14. The method of any of claims 9 to 13, further comprising:

connecting the first voltage input to the first blocking diode through a first n-channel transistor;

connecting the second voltage input to the second blocking diode through a second n-channel transistor; and

operating the first n-channel transistor and the second n-channel transistor as voltage followers with respect to each other.

Technical Field

The present disclosure relates to power regulation, and more particularly, to dual input Low Dropout (LDO) voltage regulator circuits and methods for providing regulated supply voltages from two separate supply ports.

Background

LDO voltage regulators may include Direct Current (DC) voltage regulators that may regulate an output voltage even when a supply voltage is very close to the output voltage.

LDO voltage regulators may be used to avoid switching. The LDO voltage regulator dissipates power to regulate the output voltage. The LDO voltage regulator may be implemented with a power Field Effect Transistor (FET). Further, the LDO voltage regulator may be implemented with a differential amplifier to amplify the error. The inputs of the differential amplifier may monitor the fraction of the output determined by the resistor ratio. The LDO voltage regulator may include an input from a known regulated voltage reference. LDO voltage regulators may operate by driving their transistors into saturation. The voltage drop from the unregulated supply voltage to the regulated voltage may be as low as the saturation voltage across the entire transistor. A power FET or bipolar transistor may be used in the LDO voltage regulator.

One characteristic of an LDO voltage regulator is its quiescent current. This current may take into account the difference between the input current and the output current of the LDO voltage regulator. This current difference can be drawn by the LDO voltage regulator in order to control its internal circuitry for proper operation. The transient response of the LDO voltage regulator is the maximum allowed output voltage change for a step change in load current. The response may be a function of the output capacitance, the equivalent series resistance of such capacitance, the bypass capacitor, and the maximum load current. Applications for LDO voltage regulators may include, for example, voltage, current, and temperature monitoring, as well as diagnostic information collection. The LDO voltage regulator may be controlled using programmable current limits, active output discharge, or power supply control associated with the LDO voltage regulator.

The inventors of embodiments of the present disclosure have found a solution for providing a bi-directional high voltage power switch that is self-powered from a switch port therein. Such power switches may include a UC S3205 power switch available from Microchip Technology, Inc. Accordingly, the inventors of embodiments of the present disclosure have found that there is a need for an internal regulator within such a power switch that is capable of providing a regulated voltage independently of its port, while not leaking current from the regulated voltage output back to a voltage source in the port whose voltage is lower than the regulated voltage output. Embodiments of the present disclosure may address one or more of these needs.

Disclosure of Invention

Embodiments of the present disclosure may include LDO voltage regulators. The LDO voltage regulator may include a voltage input for receiving an input from a voltage source. The LDO voltage regulator may include a regulated voltage output, a blocking diode, and a circuit configured to block leakage from the first voltage input with the first blocking diode when the first voltage input is less than the regulated voltage output, and to provide the regulated voltage output from the first voltage input and the second voltage input.

Embodiments of the present disclosure may include a microcontroller. The microcontroller may include a voltage source and an LDO voltage regulator. The LDO voltage regulator may include a voltage input for receiving an input from a voltage source. The LDO voltage regulator may include a regulated voltage output, a blocking diode, and a circuit configured to block leakage from the first voltage input with the first blocking diode when the first voltage input is less than the regulated voltage output, and to provide the regulated voltage output from the first voltage input and the second voltage input.

Embodiments of the present disclosure may include a method. The method may be performed by an LDO voltage regulator. The method may include receiving an input from a first voltage source at a first voltage input. The method may also include receiving an input from a second voltage source at a second voltage input. The method may further comprise: preventing leakage from the regulated voltage output of the LDO regulator to the first voltage input with a first blocking diode when the first voltage input is less than the regulated voltage output; and providing a regulated voltage output from the first voltage input and the second voltage input.

Drawings

Fig. 1 is a diagram of an example system including a dual input LDO voltage regulator, according to an embodiment of the present disclosure.

Fig. 2 is a diagram of an example dual input LDO voltage regulator, according to an embodiment of the present disclosure.

Fig. 3 is a more detailed diagram of portions of a dual input LDO voltage regulator according to an embodiment of the present disclosure.

Fig. 4 is another illustration of an exemplary implementation of a portion of a dual input LDO operator according to an embodiment of the present disclosure.

Fig. 5 is another more detailed illustration of portions of a dual input LDO voltage regulator according to an embodiment of the present disclosure.

Fig. 6 is a graphical representation of the simulated behavior of a dual input LDO voltage regulator according to an embodiment of the present disclosure.

Detailed Description

Embodiments of the present disclosure include LDO voltage regulators. The LDO voltage regulator may include a first voltage input, a second voltage input, a regulated voltage output, a first blocking diode, and a second blocking diode. The LDO voltage regulator may include a circuit configured to block leakage to the first voltage input with a first blocking diode when the first voltage input is less than the regulated voltage output, and to provide the regulated voltage output from the first voltage input and the second voltage input. The circuitry may be implemented by analog circuitry, digital circuitry, or any combination thereof. The blocking diode may be implemented using a transistor. The leakage may be current leakage or voltage leakage. A blocking diode may be implemented between the voltage follower transistor and the regulated voltage output.

In combination with any of the above embodiments, the circuit is further configured to block leakage to the second voltage input with the second blocking diode when the second voltage input is less than the regulated voltage output. In combination with any of the above embodiments, the LDO voltage regulator may further include an internal device configured to operate from the regulated voltage output. Such internal devices may include charge pumps, voltage sources, amplifiers, transistors, diodes, or other electronic devices used in voltage regulators.

In combination with any of the above implementations, the LDO regulator may also include an output tank bypass capacitor.

In combination with any of the above embodiments, the first blocking diode and the second blocking diode may be implemented by active diodes. The active diode may be implemented by a transistor. The active diode may be controlled by a comparator. The first control input of the first blocking diode may be connected to the anode of the second blocking diode. The second control input of the second blocking diode may be connected to the anode of the first blocking diode.

In combination with any of the above embodiments, the first blocking diode and the second blocking diode are implemented by transistors.

In combination with any of the above embodiments, the first voltage input is connected to the first blocking diode through the first transistor. The first transistor may be an n-channel transistor. The second voltage input may be connected to the second blocking diode through a second transistor. The second transistor may be an n-channel transistor. The first transistor and the second transistor may be configured to operate as voltage followers with respect to each other.

Further description of embodiments of LDO voltage regulators is described below within the context of the accompanying drawings.

Embodiments of the present disclosure may include a microcontroller. The microcontroller may include a first voltage source, a second voltage source, and any of the LDO voltage regulators of the above implementations. The first and second voltage sources may be connected to first and second voltage inputs, respectively, of the LDO voltage regulator.

Embodiments of the present disclosure may include a method. The method may include operation of any of the microcontroller or LDO voltage regulator of the above-described implementations.

Fig. 1 is a diagram of an example system 100 including a dual input LDO voltage regulator, according to an embodiment of the present disclosure. Such a regulator may include a voltage regulator 146. In one embodiment, the voltage regulator 146 may be implemented using a dual LDO voltage regulator output stage in parallel and reverse blocking diode topologies. In another embodiment, the voltage regulator 146 may be implemented with an active diode. The voltage regulator 146 is shown in more detail in fig. 2 below.

The system 100 may include implementations of the voltage regulator 146 within any suitable context. For example, the voltage regulator 146 may be implemented within a power switch, controller, microcontroller, power supply, laptop, mobile device, vehicle, or any other suitable electronic device. In the example of fig. 1, the voltage regulator 146 may be implemented within the electronic device 148, and may also be implemented within a power switch 156 within such electronic device 148. The electronic device 148 may, in turn, implement, in whole or in part, a power controller, a power supply, or a portion of a laptop computer, a mobile device, a microcontroller, a vehicle, or any other suitable electronic device. In one embodiment, the power switch 156 may be implemented as a microcontroller. The power switch 156 may be configured to receive two or more voltage inputs (such as VIN1 and VIN2) from respective voltage sources 150. The voltage source 150 is shown external to the electronic device 148, but may be implemented within the electronic device 148. The power switch 156 may be configured to selectively route the input VIN1 or VIN2 to any suitable destination or load, such as one or more internal loads 152 or one or more external loads 154 of the electronic device 148. The power switch 156 may be configured to connect VIN1 and VIN2 together to supply VIN2 from VIN1, and vice versa. The internal load 152 may include, for example, any suitable power consumer, such as a portion of the electronic device 148, a processor, circuitry, a peripheral device, or any other suitable electronic device or portion thereof. The external load 154 may include, for example, any suitable power consumer, such as a circuit, semiconductor die, chip, or other suitable electronic device.

The voltage regulator 146 may be configured to provide a continuous regulated voltage to one or more loads in the system 100, where possible. For example, the voltage regulator 146 may be configured to provide the voltage VREG. Voltage VREG may be designed to have a value of, for example, 3.3 volts. Voltage VREG may be provided to any suitable load. For example, the voltage regulator 146 may be configured to provide the voltage VREG to one or more external loads 154 or one or more internal loads 152.

In one embodiment, the voltage regulator 146 may be configured to provide the voltage VREG for its own operation. In another embodiment, the voltage regulator 146 may be configured to provide the voltage VREG for operation of the power switch 156. In yet another embodiment, the voltage regulator 146 may be configured to provide the voltage VREG using the inputs VIN1 and VIN 2. In yet another embodiment, voltage regulator 146 may be configured to provide voltage VREG in cases where one or both of inputs VIN1 and VIN2 are less than the design value of VREG.

Fig. 2 is a more detailed illustration of the voltage regulator 146 according to an embodiment of the present disclosure.

The voltage regulator 146 may be a dual input voltage regulator having inputs VIN1 and VIN 2. The input VIN1 may enter the voltage regulator 146 through the port 150. The input VIN2 may enter the voltage regulator 146 through the port 152. The inputs VIN1 and VIN2 may be voltage inputs having an input range of 0-22 volts. In some implementations, the inputs VIN1 and VIN2 may be current inputs. Thus, the inputs VIN1 and VIN2 may be considered "high voltages". The effective range of the inputs VIN1 and VIN2 may be 2.5-22 volts, where the inputs VIN1 and VIN2 can be switched and supply power to the voltage regulator 146 when the respective ones of the inputs VIN1 and VIN2 are above 2.5 volts and below 22 volts. The voltage regulator 146 may be configured to prevent any leakage to the inputs VIN1 or VIN2 if the respective input of the inputs VIN1 or VIN2 is less than the VREG voltage. To prevent such leakage, a reverse blocking diode may be implemented on the output stage between both inputs VIN1 and VIN2 in voltage regulator 146 and the output stage of voltage VREG. The maximum dropout voltage in the LDO mode of the voltage regulator 146 may be 100 millivolts. This may be the case, for example, when both inputs VIN1 and VIN2 are less than 3.4 volts. To enforce such a low maximum dropout voltage, the reverse blocking diode may be an active diode to prevent the dropout voltage from being significantly degraded by the typical forward voltage drop of about 0.7 volts of a standard diode. When standard diodes are used, the dropout voltage is typically not less than 0.7 volts. In contrast, the active diode of the voltage regulator 146 may have a forward bias voltage of less than 100 millivolts. However, when the active diode is slightly (0-30 millivolts) reverse biased, the active diode can still drive current. This condition may cause current leakage. Such leakage may be current or voltage leakage from VREG to VIN1 or VIN 2. When a load is connected to the voltage regulator 146, the voltage regulator 146 may be configured to operate without an external capacitor connected between the voltage VREG and ground. The voltage VREG may be designed to be about 3.3 volts. Therefore, the voltage VREG may be considered a "low voltage".

The voltage regulator 146 may include parallel dual LDO output stages implemented by transistors 108, 110. The transistors 108, 110 may be implemented by any suitable transistors. For example, the transistors 108, 110 may be implemented by n-channel Metal Oxide Semiconductor Field Effect Transistors (MOSFETs). The input VIN1 may be connected to the drain of the transistor 108. The input VIN2 may be connected to the drain of the transistor 110.

The voltage regulator 146 may include a diode 102 connected at its anode to the input VIN 1. Further, the voltage regulator 146 may include a diode 104 connected at its anode to the input VIN 2. The cathodes of the diodes 102, 104 may be connected to each other. Further, the cathodes of the diodes 102, 104 may be connected to a first end of a resistor 118. A second terminal of resistor 118 may be connected to the gates of transistors 108, 110.

Voltage regulator 146 may include an n-channel MOSFET transistor 116 having its drain and gate connected to a second terminal of resistor 118. This configuration may be referred to as a diode-connected transistor. Further, transistor 116 may alternatively be implemented with a diode-connected p-channel MOSFET transistor (not shown). The source of the transistor 116 may be connected to the anode of a first of the two diodes 122, 124 connected in series, and the cathodes of the two diodes 122, 124 connected in series may be connected to the source of the transistor 126. The drain of transistor 126 may be connected to ground. Transistor 126 may be implemented by, for example, a p-channel MOSFET transistor.

The voltage regulator 146 may include the charge pump 120 as an input voltage. The charge pump 120 may be implemented in any suitable manner, such as by analog circuitry, digital circuitry, or a combination thereof. Charge pump 120 may be configured to receive voltage VREG. Charge pump 120 may be configured to provide an output voltage proportional to voltage VREG. For example, the charge pump 120 may be implemented as a voltage doubler (where the voltage output is a double voltage input). However, a charge pump may not be an ideal voltage source as it may comprise a series output resistance that depends on the values of the pumping capacitance and the pumping frequency. Typically, the series resistance of the charge pump voltage doubler is equal to 1/(pumping frequency pumping capacitance). Thus, the charge pump 120 can be represented as an equivalent voltage source and an equivalent resistance, with values of

Vchargepump=2*VREG

Wherein FchargepumpIs the frequency of the clock source in or provided to the charge pump 120 (such as 2MHz), and CchargepumpIs the charge pump capacitance (such as 0.9 pF). If the frequency is 2MHz and the capacitance is 0.9pF, the equivalent resistance of the charge pump 120 may be 550K Ω. Charge pump 120 may be configured to provide a voltage to the gate and drain of transistor 116. The output of the charge pump 120 may be further connected to the gates of the transistors 108, 110. The node receiving such output of charge pump 120 may be denoted as GN.

The voltage regulator 146 may include a reference voltage source 142. Reference voltage source 142 may be implemented in any suitable manner. For example, the reference voltage source 142 may be implemented by a bandgap voltage having a value of VBG, which may be obtained from a semiconductor die or part of a microcontroller. The internal regulation circuitry of voltage regulator 146 may be powered by voltage VREG.

The sources of the transistors 108, 110 may be connected to the reverse blocking diode circuit 106. The reverse blocking diode circuit 106 may be implemented in any suitable manner. In one embodiment, the reverse blocking diode circuit 106 may be implemented using a pair of active diodes 112, 114. The active diodes 112, 114 may be implemented in any suitable manner, such as by MOSFETs. As indicated above, the active diodes 112, 114 prevent current or voltage leakage from VREG to VIN1 or VIN 2. An anode of active diode 112 may be connected to a source of transistor 110. The cathode of active diode 112 may be connected to an output node of voltage VREG. Active diode 114 may be connected at its anode to the source of transistor 108. Active diode 114 may be connected at its cathode to the output node of VREG. The active diodes 112, 114 may be cross-coupled to each other at the transistor side ends. The operation of active diode 112 may be controlled by a differential voltage between the source of transistor 108 and the anode of active diode 112 (which is also the source of transistor 110). The operation of active diode 114 may be controlled by a differential voltage between the source of transistor 110 and the anode of active diode 114 (which is also the source of transistor 108). The operation of the active diodes may be controlled by a differential voltage between the sources of the transistors 108, 110. Control of active diode 112 may include allowing current to flow from the source of transistor 110 to the output node of voltage VREG when the differential voltage between the source of transistor 108 and the source of transistor 110 is less than a threshold voltage. Control of active diode 114 may include allowing current to flow from the source of transistor 108 to the output node of voltage VREG when the differential voltage between the source of transistor 110 and the source of transistor 108 is less than the threshold voltage. The threshold voltage may be, for example, 20 millivolts. A more detailed implementation of the reverse blocking diode circuit 106 is shown below within the context of fig. 3.

The voltage regulator 146 may include a resistive feedback network including a resistor 128 connected at a second end thereof to a first end of the resistor 130. A first end of resistor 128 may be connected to an output node of voltage VREG. A second end of resistor 130 may be connected to ground. A second end of resistor 128 and a first end of resistor 130 may be connected to an inverting input of amplifier 140. The non-inverting input of amplifier 140 may be connected to the output of reference voltage source 142. The output of amplifier 140 may be connected to the gate of transistor 126. The resistive feedback network may operate as a resistive voltage divider providing an output Voltage (VFB) equal to ((VREG resistor 130 resistance)/(resistor 128 resistance + resistor 130 resistance)). Amplifier 140 may be configured to monitor the loop in order to make VFB equal to the voltage of VBG. When the VFB voltage becomes less than the VBG voltage, the amplifier 140 may be configured to increase its output voltage so as to allow the VFB to rise again to be equal to the VBG voltage. The voltage at the source of transistor 126 increases accordingly, and thus the voltage at GN also increases. Increasing the voltage at GN causes an increase in VREG voltage, so the VFB voltage rises again to a voltage equal to VBG. If the voltage of VFB becomes higher than the voltage of VBG, amplifier 140 may be configured to reduce its output voltage and reduce the voltage at GN, so that the VFB voltage is reduced. Finally, the VREG voltage is equal to (VBG ((resistance of resistor 128 + resistance of resistor 130)/resistance of resistor 130)).

Using a PMOS transistor to drive the cathode of diode 124 causes a voltage follower behavior (non-inverting) between the output of amplifier 140 and the cathode of diode 124. In other implementations, the transistor 126 may be an NMOS transistor with its source connected to ground and its drain connected to the cathode of the diode 124. However, using an NMOS transistor instead of a PMOS transistor to drive the cathode of diode 124 causes an inverting behavior between the output of the amplifier and the cathode drive of diode 124. Therefore, in this case, the connections of the positive and negative inputs of the amplifier must be switched to compensate for the inverting behavior of the NMOS type transistor 126.

Thus, either PMOS type or NMOS type transistors may be used. However, a PMOS type transistor may be used because it may be more easily stable for such applications.

The diodes 122, 124 may be configured to provide a sufficient self-starting voltage for a control loop (not shown) for generating the voltage VREG. The voltage at the anode of the diode 122 (denoted as GCTRL) may be at least twice the junction voltage of the diodes 122, 124, and thus at least 1.4 volts, for example. The transistor 116 may be configured to operate as a threshold voltage compensator for the threshold voltage Vthn of the transistors 108 and 110. Transistor 116 may be biased with a low current. Thus, the voltage at node GN may be at least (1.4 volts + Vthn). The transistors 108, 110 may be relatively large and strong source follower transistors, as the transistors 108, 110 may be sized to have a maximum dropout voltage of 100 millivolts. Furthermore, the circuit may be designed with its voltage supplied by VREG in such a way that the current consumption from VREG is relatively low, in the range of 10 to 100 microamps during power up. Under these conditions, the gate-to-source voltage of the transistors 108, 110 may be equal to their threshold voltage Vthn. Thus, the source voltage of the transistors 108, 110 may be equal to the GCTRL node voltage, thus at least 1.4 volts. The voltage difference across the active diodes 112, 114 is relatively very low because the transistors 108, 110 and the active diodes 112, 114 are sized to achieve a maximum cumulative voltage difference of 100 millivolts. Thus, during power up, the voltage VREG may be at least 1.4 volts. The 1.4 volts is large enough to operate portions of the voltage regulator 146, such as the charge pump 120, the amplifier 140, or other components (not shown) that are activated during power-up. Thus, the voltage drop across the diodes 122, 124 may be a self-starting voltage.

The diodes 102, 104 in combination with the resistor 118 may provide a supply path to generate a self-starting voltage. When the VIN1 or VIN2 inputs or both the VIN1 and VIN2 inputs are higher than (VREG + Uj + Vthn), where Uj is the junction voltage of the diode, the diodes 102, 104 and resistor 118 may help provide a fraction of the current to the branch of the regulation loop including transistor 116, diodes 122, 124 and transistor 126. The remainder of the current for such branches may be provided by charge pump 120. However, when both inputs VIN1, VIN2 are less than (VREG + Uj + Vthn), then no current flows through the supply path at all because both input VIN1 and input VIN2 are not large enough to provide the Uj "on" voltage for diodes 102, 104. In this case, only the charge pump 120 can provide supply current to the transistor 116, the diodes 122, 124 and the transistor 126 branch.

The regulation loop is based on a class a amplifier whose output pull-up resistor is the output resistor of the charge pump 120. The core of the regulation loop comprises resistors 128, 130, a reference voltage source 142, an amplifier 140, transistors 108, 110, a reverse blocking diode circuit 106, a transistor 116, diodes 122, 124 and a transistor 126.

The output resistance of the charge pump 120 may define the size of the transistors 116, 126 and the diodes 122, 124. The current flowing into the diodes 102, 104 and the resistor 118 adds to the current flowing from the charge pump 120. Therefore, the resistor 118 should preferably have a very high value, such as several megaohms, in order to limit the current flowing through the path. Although a particular mechanism for providing the start-up current has been shown, other techniques, such as using a floating current source, may also be used.

Embodiments of the present disclosure of the voltage regulator 146 may address challenges arising from implementing inputs that are regulated from high voltage to at low voltage, such as larger die requirements for relatively high voltage values, by performing comparisons of lower voltage values, such as those available from the transistors 108, 110. Embodiments of the present disclosure of voltage regulator 146 may utilize follower structures of LDO voltage regulator stages (such as those implemented by transistors 108, 110) to generate information that input VIN1 or VIN2 is less than voltage VREG. Such information may be used for low voltage circuits in the voltage regulator 146, such as the reverse blocking diode circuit 106. Such information is the differential voltage between the sources of the transistors 108, 110 operating as voltage followers.

If both inputs VIN1 and VIN2 are greater than voltage VREG, both transistors 108, 110 may turn on as source follower transistors, and thus the same respective voltage may be present on the respective sources of transistors 108, 110. The voltage on the source of transistor 108 may further activate diode 112, and the voltage on the source of transistor 110 may further activate diode 114. Thus, the diodes 112, 114 may allow current to flow from the sources of the transistors 108, 110 to the output node of the voltage VREG, with current equally shared from both inputs VIN1 and VIN 2. The current flowing into diodes 112 and 114 is therefore the same, which causes the same voltage drop across diodes 112 and 114. Thus, the differential voltage between the sources of transistors 108 and 110 is zero.

If one of the inputs VIN1 or VIN2 is less than VREG, current to VREG flows from only one of the VIN1 or VIN2 inputs that is greater than VREG.

If input VIN1 is less than voltage VREG, any of which goes down to zero, and input VIN2 is greater than voltage VREG, then the source of transistor 108 is also lower than voltage VREG, while the source of transistor 110 is higher than voltage VREG. The induced differential voltage is detected and the diode 114 is turned off. This behavior applies to any input VIN1 voltage below VREG down to zero and any VIN2 voltage above VREG up to the maximum allowable voltage (such as 22 volts).

If the input VIN2 is less than the voltage VREG, any of which goes down to zero, and the input VIN1 voltage is greater than VREG, then the source of transistor 110 is also lower than the voltage VREG, and the source of transistor 108 is higher than the voltage VREG. The induced differential voltage is detected and the diode 112 is turned off. This behavior applies to any input VIN2 voltage below VREG down to zero and any VIN1 voltage above VREG up to the maximum allowed voltage (such as 22 volts).

The active diodes 114, 112 are shown in further detail below within the context of fig. 3.

Fig. 3 is a more detailed illustration of portions of the voltage regulator 146 according to an embodiment of the present disclosure. In particular, a more detailed illustration of the reverse blocking diode circuit 106 is shown within the context of the voltage regulator 146.

The reverse blocking diode circuit 106 may include transistors 232, 234, 238, 240, 242, 244, 246, 248, 250, 252, 254, 256, and resistor 236, each of which may be implemented in any suitable manner. The transistors 232, 234, 238, 240, 242, 244 may be implemented by p-channel MOSFETs. Transistors 246, 248, 250, 252, 254, 256 may be implemented by n-channel MOSFETs. Resistor 236 may have a value of 1.4 megaohms. Capacitor 258 is a regulator output tank (bypass) capacitor and may have a value of 90 picofarads.

A source of transistor 232 may be connected to a source of transistor 108. A source of transistor 234 may be connected to the source of transistor 110. The drain and bulk of transistor 232 and the drain of transistor 234 may be connected to an output node 260 for voltage VREG. Further, the drain and body of transistor 232 and the drain and body of transistor 234 may be connected to a first end of resistor 236.

The bodies of transistors 238, 240, 242, 244 may be connected to an output node 260 of voltage VREG. A source of transistor 238 may be connected to a source of transistor 108. A source of transistor 240 may be connected to a source of transistor 110. A source of transistor 242 may be connected to a source of transistor 108. A source of transistor 244 may be connected to the source of transistor 110. The gates of the transistors 238, 240 may be connected to each other and further to the drain of the transistor 238. The gates of transistors 242, 244 may be connected to each other and further to the drain of transistor 244. A gate of transistor 232 may be connected to a drain of transistor 240. A gate of transistor 234 may be connected to a drain of transistor 242. This configuration may be atypical in prior art LDO voltage regulators. However, this configuration may allow the LDO voltage regulator 146 to begin intrinsic source operation through the body diodes of the transistors 232, 234. If a voltage is present at the source of transistor 108 and voltage VREG equals zero volts or is very low, then the intrinsic source-to-body of transistor 232 is forward biased and pulls up voltage VREG. Further, this may cause transistor 232 to act as an active diode that is completely turned off when needed. Similarly, if a voltage is present at the source of transistor 110 and voltage VREG is equal to zero volts or very low, the intrinsic source to body of transistor 234 is forward biased and pulls up voltage VREG. Further, this may cause transistor 234 to act as an active diode that is completely turned off when needed. When, for example, input VIN1 is less than voltage VREG, transistor 232 may be completely turned off. For example, when the input VIN2 is less than VREG, the transistor 234 may be completely turned off. Thus, the transistors 232, 234 may operate as active diodes.

The source and body of each of transistors 238, 240, 242, and 244 may be tied together. Thus, each transistor 238, 240, 242, and 244 may be laid out in its individual well, but this may result in a larger layout area for the set of transistors.

The gates of transistors 246, 248, 250, 252, 254, 256 may be connected to a second terminal of resistor 236. The sources of transistors 246, 248, 250, 252, 254, 256 may be connected to ground. A drain of transistor 246 and a drain of transistor 256 may be connected to a second terminal of resistor 236. The transistors 246, 256 may be connected in parallel and thus may be implemented as a single device. However, implementing these separately may improve the overall symmetry and hence the overall performance of the voltage regulator 146. A drain of transistor 248 may be connected to a drain of transistor 238. A drain of transistor 250 may be connected to a drain of transistor 240. A drain of transistor 252 may be connected to a drain of transistor 242. A drain of transistor 254 may be connected to a drain of transistor 244.

Capacitor 258 may be connected between output node 260 of voltage VREG and ground. The capacitor 258 may have a relatively small size, such as 90 picofarads. The relatively small size of the capacitor 258 may allow the capacitor 258 to be implemented within the voltage regulator 146 as compared to larger capacitors that may be required as external capacitors and implemented external to the voltage regulator 146. The small size of the capacitor 258 may be achieved by embodiments of the present disclosure. In particular, the small size of the capacitor 258 and thus included within the voltage regulator 146 may be achieved by using an NMOS source follower output stage (such as transistors 108, 110).

Active diode 114 may be implemented in fig. 3 by transistor 232. Active diode 112 may be implemented in fig. 3 by transistor 234. Transistors 238, 240, 248, 250 may implement a differential amplifier to control the operation of transistor 232. Transistors 242, 244, 252, 254 may implement a differential amplifier to control the operation of transistor 234. Transistors 246, 256 may operate as global bias for transistors 246, 250, 252, 254.

To reduce the pin count of the voltage regulator 146, in one implementation, an output pin for accessing the internal regulated voltage from the outside may not be provided. In such embodiments, voltage VREG may not be provided to other elements external to voltage regulator 146.

Transistors 238, 240, 248, and 250 may implement comparator 290 (which in turn implements an active diode) that drives transistor 232. Transistors 242, 244, 252, and 254 implement a comparator 292 that drives transistor 234 (which in turn implements an active diode).

If transistors 238, 240 are identical, and if transistors 248, 250 are identical, comparator 290 has no offset. However, implementing transistor 250 to be 50% wider than transistor 248 causes an offset of 20 millivolts. Thus, when the differential voltage at the input of comparator 290 is zero, implementing transistor 250 to be 50% wider than transistor 248 causes the output of comparator 290 to be zero, thereby causing transistor 232 to operate as a fully "on" active diode. As described above, when both inputs VIN1 and VIN2 are greater than voltage VREG, the differential voltage between the sources of transistors 108, 110 is zero. In this condition, both diodes 232, 234 will be "on", which means that the gate voltages of the transistors 108, 110 must be zero. Implementing a 20 millivolt offset in comparator 290 and comparator 292 (by implementing transistor 252 to be 50% wider than transistor 254) configures the two diodes 232, 234 to be fully "on" when both inputs VIN1 and VIN2 are greater than VREG. This condition remains until the source voltage of transistor 108 is 20 mv lower than the source voltage of transistor 110, or the source voltage of transistor 110 is 20 mv lower than the source voltage of transistor 108.

Consider the case where input VIN2 is at least 100 millivolts above voltage VREG and input VIN1 is above voltage VREG but input VIN1 has begun to drop. When the input VIN1 voltage is equal to or lower than the voltage VREG, the source voltage of transistor 108 begins to become lower than the source voltage of transistor 110. Then, when the input VIN1 becomes lower than the voltage VREG, the differential voltage between the sources of the transistors 108, 110 increases. Once input VIN1 is less than voltage VREG, current begins to flow from VREG to input VIN 1. This causes a cross-conduction condition between inputs VIN2 and VIN 1: the input VIN2 supplies VREG, which in turn supplies the input VIN1, such that the input VIN2 supplies the input VIN 1. Ideally, this should not occur. However, such phenomena may be only slightly harmful and may quickly disappear. When input VIN1 is in the range of five to fifty millivolts below voltage VREG, a differential offset (trigger point) of 20 millivolts is typically reached that causes transistor 232 to turn off. The exact value of the trigger point depends on the relative sizes of transistors 108, 110 and transistors 232, 234. Once the trigger point is reached, the transistor 232 is turned "off," thereby removing the path from VREG to the input VIN1 and thus removing the path from the input VIN2 to the input VIN 1. Removing this path causes the differential voltage between the source of transistor 108 and the source of transistor 110 to increase. A small positive voltage drop Vdrop cross of a few millivolts may have occurred between the source and drain of transistor 108. This cross-conduction voltage drop is due to current flowing from the source of transistor 108 to the drain of transistor 108. Once transistor 232 is "off, the voltage drops to zero because the cross-conduction current into transistor 108 is eliminated. Thus, the voltage on the source of transistor 108 is reduced by Vdrop cross. At the same time, the current flowing into transistor 110, which is equal to the regulated current (i.e., the current provided to the output of VREG) plus the cross-conduction current, drops to the regulated current. This causes an increase in the source voltage of transistor 110 of approximately Vdrop cross. Finally, when transistor 232 is "off," the differential voltage at the input of comparator 290 jumps from 20 millivolts to about 20 millivolts plus twice Vdrop cross. Thus, transistor 232 is safely locked "off. This avoids oscillation when the trigger point of the comparator 290 is reached. To again "turn on" transistor 232, input VIN1 will increase by twice Vdrop cross. Thus, the hysteresis of the reverse blocking diode circuit 106 is about twice that of Vdrop cross, typically 10 to 20 millivolts. This may be referred to as built-in hysteresis. Generally, the trigger point for transistor 232 to "turn off" occurs when input VIN1 is equal to voltage VREG. From this point on, transistor 232 remains off for additional values of input VIN1 down to zero volts.

Assume that input VIN2 is now still at least equal to voltage VREG plus 100 millivolts and that input VIN1 begins to ramp from zero (or any value between zero and voltage VREG). The source voltage of transistor 108 is equal to input VIN1 because transistor 108 is "on" and no current flows (transistor 232 is "off"). To "turn on" transistor 232 again, input VIN1 must rise to a point higher (2 × Vdrop cross) than input VIN1 is turned off during the ramp down of input VIN1, thereby ramping up to about the VREG voltage.

Thus, assuming that input VIN2 is at least 100 millivolts higher than voltage VREG and Vdrop cross is 10 millivolts, the voltage to trigger transistor 232 to "turn on" is about voltage VREG for ramping input VIN1 from a value less than voltage VREG, and the voltage to trigger transistor 232 to "turn off is about (voltage VREG-20 millivolts) for ramping input VIN1 from a value higher than voltage VREG.

In the above example, the comparator 290 senses a differential voltage between the sources of the transistors 108, 110 to operate the transistor 232. Similarly, comparator 292 senses the differential voltage between the sources of transistors 108, 110 to operate transistor 234. In another embodiment, a differential voltage between the source of transistor 108 and voltage VREG may be used. However, such implementations may not benefit from the sensitivity gain achieved when sensing between the sources of the transistors 108, 110.

When both inputs VIN1 and VIN2 are greater than voltage VREG, a built-in offset of 20 millivolts may configure both paths for inputs VIN1 and VIN2 to activate. The offset minimizes the total differential voltage of voltage regulator 146 because both inputs VIN1 and VIN2 operate in parallel. Ideally, if each device of the voltage regulator 146 is perfectly matched, the value may be significantly reduced, thereby causing a true zero differential voltage between the sources of the transistors 108, 110 when both inputs VIN1 and VIN2 are above the voltage VREG. However, in practice, when both inputs VIN1 and VIN2 are greater than voltage VREG, the differential voltage between the sources of transistors 108, 110 may be in the range of 5-10 millivolts. Furthermore, the actual built-in offset may be different from the design value, up to 5-10 millivolts. Thus, a 20 millivolt built-in offset may be a good tradeoff that helps configure both the VIN1 path and the VIN2 path to activate while limiting cross-conduction current when VIN1 and VIN2 are both greater than VREG. Reducing this built-in offset reduces cross-conduction current, but may result in a condition of increased voltage differential if one of VIN1 or VIN2 is disabled. Increasing the built-in offset to 20 millivolts helps to reduce possible voltage differentials, but increases cross conduction current.

As previously described, when the input VIN1 is less than the voltage VREG, the source of the transistor 108 is equal to the input VIN1 minus the voltage drop of the transistor 108 because the transistor 108 is strongly "on". Further, when the input VIN2 is less than the voltage VREG, the source of the transistor 110 is equal to the input VIN2 minus the voltage drop of the transistor 110, because the transistor 110 is strongly "on". This may push transistor 108 or transistor 110 out of its respective safe operating region. This may occur particularly when one of the inputs VIN1, VIN2 is higher than the voltage VREG and the other of the inputs VIN1, VIN2 is zero. For example, if the input VIN1 is greater than the voltage VREG and the input VIN2 is zero, the source of the transistor 110 may be equal to zero and the gate-to-source voltage of the transistor 110 is equal to the voltage of GN. The voltage of GN depends on the current flowing through transistor 108 and active diode 232 to voltage VREG. When this current is very low, the voltage value of GN will be about voltage VREG plus the threshold voltage (Vth) of transistor 108. When the output of the voltage regulator 146 is high, the voltage value of GN may be as large as 2 x VREG. Thus, the gate-to-source voltage (Vgs) of transistor 110 may be as large as 2 x VREG. In many applications, the transistors 108, 110, as well as any other transistors operating in the low voltage domain, may have a maximum safe operating region for gate voltages close to the voltage VREG (such as 1.1 x VREG). Thus, in this example, transistor 110 may have a Vgs voltage outside of the safe operating region for most applications.

Fig. 4 illustrates further details of an exemplary implementation of the voltage regulator 146 to address issues caused by gate-to-source voltages operating outside of the safe operating region of the transistor, according to embodiments of the present disclosure. The specific implementation of the voltage regulator 146 as shown in fig. 4 may include a modification of fig. 2. In the example of fig. 4, another charge pump 450, resistor 458, diodes 452, 454, and gate protection circuits 472, 474 may be added to the implementation of the voltage regulator 146 of fig. 2. The transistor 116 of fig. 2 cannot be used in the exemplary implementation of fig. 4.

The diode 104 may be connected at its cathode to a first end of the resistor 458 instead of to the resistor 118 as shown in fig. 2. A second terminal of the resistor 458 may be connected to an anode of the diode 454. Such a connection may also be designated as GN 2. The gate of transistor 110 may be connected to GN2 instead of the GN as shown in figure 2. The output of charge pump 450 may be connected to GN 2. The cathode of diode 454 may be connected to a connection point designated as GCTRL. The gate protection circuit 474 may include, for example, a series of four diodes. The gate protection circuit 474 may be connected to GN2 at the anode terminal of its first diode. Gate protection circuit 474 may be connected to the source of transistor 110 at the cathode terminal of its last diode.

The output of charge pump 120 may reach GN1 instead of GN as shown in fig. 2. GN1 may be connected to the gate of transistor 108. GN1 may be connected to the anode of diode 452. The cathode of diode 452 may be connected to GCTRL. The gate protection circuit 472 may include, for example, a series of four diodes. The gate protection circuit 472 may be connected to GN1 at the anode end of its first diode. Gate protection circuit 472 may be connected to the source of transistor 108 at the cathode terminal of its last diode. The anode of diode 102 may not be connected to the anode of diode 104 as shown in fig. 2. The GCTRL may be connected to the cathode of the diode 122.

The GCTRL may be the main control node of the regulation loop. When both inputs VIN1 and VIN2 are greater than voltage VREG, GN1 and GN2 are equal in voltage. Thus, the voltage regulator 146 may operate in the same manner as in fig. 2. Further, when the input VIN1 is less than the voltage VREG and the only valid input to the regulation loop is the input VIN2 through transistor 110 and diode 112, transistor 108 is disconnected from the regulation loop (through diode 114). Similarly, when the input VIN2 is less than the voltage VREG and the only valid input to the regulation loop is the input VIN1 through transistor 108 and active diode 114, transistor 110 is disconnected from the regulation loop (through diode 112). However, if the gate drives of transistors 108 and 110 are separated, GN1 controls the loop only when input VIN2 is less than voltage VREG, and GN2 controls the loop only when input VIN1 is less than voltage VREG. Thus, GN1 or GN2 may be clamped as needed, as explained in further detail below.

Thus, in fig. 4, the gate drive voltage of transistor 108 may be separated from the gate drive voltage of transistor 110. As discussed above, the transistor 116 of fig. 2 cannot be used in the exemplary implementation of fig. 4. Instead, a diode 452 may be used. Diode 452 may be implemented, for example, by an intrinsic body-source junction diode of a transistor. Resistor 458 may be implemented with the same resistance as resistor 118. Diode 454 may be implemented in the same manner as diode 452.

Thus, in fig. 4, when input VIN1 is higher than voltage VREG and input VIN2 is equal to zero, voltage VREG is provided through input VIN 1. In addition, the path of the input VIN2 is locked by the active reverse blocking diode 112, as was done in fig. 2. However, in fig. 4, the voltage at GN2 at the gate of transistor 110 is limited to the voltage across gate protection circuit 474. Such a voltage may be, for example, about 2.8 volts if four stacked diodes are used in the gate protection circuit 474. This clamped voltage at GN2 may not affect the regulation loop, which in this condition includes resistors 128, 130, reference voltage source 142, amplifier 140, diodes 122, 124 and transistor 126 for monitoring GCTRL, and in the current active path is from input VIN1, diode 102, resistor 118, charge pump 120, diode 452, transistor 108 and diode 114. The clamp voltage at GN2 may not affect the effective path from input VIN1 because it is isolated from the regulation loop by diode 454, which is now reverse biased and therefore blocked. The current out of charge pump 160 may be equal to (2 x VREG-Vclamp)/Rchargepump, and thus may be seven microamps (where VREG is 3.3V, Vclamp is 2.8V, and Rchargepump is 550k Ω).

When the input VIN2 is higher than the voltage VREG and the input VIN1 is equal to zero, the voltage VREG may pass through the input VIN 2. In addition, the path of the input VIN1 may be blocked by the active reverse blocking diode 114, as was done in fig. 2. However, in figure 4, the voltage at GN1 on the gate of transistor 108 is limited to the voltage across gate protection circuit 472. Such a voltage may be, for example, about 2.8 volts if four stacked diodes are used in gate protection circuit 472. This clamped voltage at GN1 may not affect the regulation loop, which in this condition includes resistors 128, 130, reference voltage source 142, amplifier 140, diodes 122, 124 and transistor 126 for monitoring GCTRL, and in the current active path is from input VIN2, diode 104, resistor 458, charge pump 450, diode 454, transistor 110 and diode 114. The clamp voltage at GN1 may not affect the effective path from input VIN1 because it is isolated from the regulation loop by diode 452, which is now reverse biased and therefore blocked. The current out of charge pump 120 may be equal to (2 x VREG-Vclamp)/Rchargepump, and thus may be seven microamps (where VREG is 3.3V, Vclamp is 2.8V, and Rchargepump is 550k Ω).

During normal operation where both inputs VIN1 and VIN2 are greater than voltage VREG, the GN1 and GN2 nodes have the same potential, approximately GCTRL +0.7V, because the voltage drops across the same diodes 452 and 454 are the same. Thus, VREG current is shared equally from VIN1 and VIN2, as previously discussed.

Fig. 5 is an illustration of another more detailed illustration of portions of a voltage regulator 146 that may be used within the context of the specific implementation of fig. 4, according to an embodiment of the present disclosure. In particular, fig. 5 shows an alternative implementation of the voltage regulator 146 compared to fig. 3. In fig. 5, the gates of the transistors 108, 110 may be connected to different nodes, rather than connecting the gates of both transistors 108, 110 to the same node GN. In particular, the gate of transistor 108 may be connected to GN1, as shown in FIG. 4. In addition, the gate of transistor 110 may be connected to GN2, as shown in FIG. 4. Thus, the transistors 108, 110 may operate separately.

Fig. 6 is a graphical representation of the simulated behavior of a dual input LDO voltage regulator according to an embodiment of the present disclosure.

Trace 602 shows an exemplary value of input VIN1 as a function of time. Trace 604 shows an exemplary value of input VIN2 as a function of time. Trace 606 shows voltage VREG generated over time by inputs VIN1 and VIN 2. Trace 608 shows an exemplary value of current in port 150 of input VIN1 over time. Trace 610 shows an exemplary value of current in port 152 of VIN2 over time.

At 0 milliseconds, the input VIN1 may rise quickly to 2 volts, and the voltage VREG may follow with a small delay. VIN2 may remain at 0 volts. At about 1 millisecond, the input VIN1 may begin to ramp up to 5 volts and the voltage VREG may follow. At about 2.1 milliseconds, the input VIN may reach the value of voltage VREG. The voltage VREG may then leave its following mode and enter a regulation mode. Thus, voltage VREG stops following input VIN1 and begins to be regulated at 3.3 volts. During this first sequence, the input VIN2 may be lower than the voltage VREG. Further, the active diode implemented by transistor 234 may be off. Thus, all current to supply voltage VREG may be provided by input VIN1 through transistor 108 and the active diode implemented by transistor 232.

At 3 milliseconds, VIN2 may begin to ramp up to 5V. Once input VIN2 becomes greater than voltage VREG, transistor 234 may be turned on, thereby implementing an active blocking diode. This may enable the output path of VIN2 while maintaining the output path of input VIN 1. The current provided to the voltage VREG may be equally shared from the ports 150, 152 for the inputs VIN1 and VIN 2.

At ten milliseconds, the input VIN1 may begin to ramp down while the input VIN2 remains at 5 volts. Due to built-in hysteresis in the voltage regulator 146, the transistor 232 implementing the active blocking diode on the output path of the input VIN1 remains on until the input VIN1 drops just below the voltage VREG. This causes a cross-turn-on condition, shown by current spikes in opposite directions for inputs VIN1 and VIN2, just before twelve milliseconds. Once the input VIN1 drops to zero volts fourteen milliseconds later, the consumption of current is fully diverted to the port 152 for the input VIN 2.

Although the present disclosure has been described in greater detail and with reference to specific elements, additions, modifications, and equivalents may be made without departing from the scope of the present disclosure.

21页详细技术资料下载
上一篇:一种医用注射器针头装配设备
下一篇:电子装置及其柔性屏支撑机构

网友询问留言

已有0条留言

还没有人留言评论。精彩留言会获得点赞!

精彩留言,会给你点赞!

技术分类