Channel circuit of source driver

文档序号:1491541 发布日期:2020-02-04 浏览:6次 中文

阅读说明:本技术 源极驱动器的信道电路 (Channel circuit of source driver ) 是由 郑彦诚 杨琇惠 于 2019-07-22 设计创作,主要内容包括:本发明提供一种源极驱动器的信道电路,包括第一数字模拟转换器、第二数字模拟转换器、第一开关、第二开关以及输出缓冲电路。输出缓冲电路的输出端用以耦接至显示面板的数据线。第一数字模拟转换器的输出端耦接至输出缓冲电路的多个输入端中的第一输入端。第二数字模拟转换器的输出端耦接至输出缓冲电路的多个输入端中的第二输入端。第一开关沿第一信号路径设置在第一数字模拟转换器的输出端与输出缓冲电路的输出端之间。第二开关沿第二信号路径设置在第二数字模拟转换器的输出端与输出缓冲电路的输出端之间。(The invention provides a channel circuit of a source driver, which comprises a first digital-to-analog converter, a second digital-to-analog converter, a first switch, a second switch and an output buffer circuit. The output end of the output buffer circuit is used for being coupled to the data line of the display panel. The output end of the first digital-to-analog converter is coupled to a first input end of the plurality of input ends of the output buffer circuit. The output terminal of the second digital-to-analog converter is coupled to a second input terminal of the plurality of input terminals of the output buffer circuit. The first switch is disposed along a first signal path between an output of the first digital-to-analog converter and an output of the output buffer circuit. The second switch is disposed between the output of the second digital-to-analog converter and the output of the output buffer circuit along a second signal path.)

1. A channel circuit of a source driver, comprising:

an output buffer circuit at least having a plurality of input terminals and output terminals, wherein the output terminals of the output buffer circuit are coupled to the data lines of the display panel;

a plurality of digital-to-analog converters including a first digital-to-analog converter and a second digital-to-analog converter, wherein an output terminal of the first digital-to-analog converter is coupled to a first input terminal of the plurality of input terminals of the output buffer circuit, and an output terminal of the second digital-to-analog converter is coupled to a second input terminal of the plurality of input terminals of the output buffer circuit;

a first switch disposed along a first signal path between an output of the first digital-to-analog converter and the output of the output buffer circuit; and

a second switch disposed along a second signal path between an output of the second digital-to-analog converter and the output of the output buffer circuit.

2. The channel circuit of claim 1, wherein

During a first period, the first switch is turned on to enable the first signal path and the second switch is turned off to disable the second signal path, an

During a second period after the first period, the first switch is turned off to disable the first signal path, and the second switch is turned on to enable the second signal path.

3. The channel circuit of claim 2, wherein during the first period, the first digital-to-analog converter is configured to output a first gamma voltage, the first signal path is enabled to transmit the first gamma voltage, the second digital-to-analog converter is configured to output a second gamma voltage, the second signal path is disabled not to transmit the second gamma voltage, and the output buffer circuit is configured to output a driving voltage according to the first gamma voltage.

4. The channel circuit of claim 2, wherein during the second period, the first digital-to-analog converter is configured to output a third gamma voltage, the first signal path is disabled so as not to transmit the third gamma voltage, the second digital-to-analog converter is configured to output a second gamma voltage, the second signal path is enabled to transmit the second gamma voltage, and the output buffer circuit is configured to output a driving voltage according to the second gamma voltage.

5. The channel circuit of claim 1, wherein:

the first input data range of the first digital-to-analog converter is the same as the second input data range of the second digital-to-analog converter; and

the first output data range of the first digital-to-analog converter is the same as the second output data range of the second digital-to-analog converter.

6. The channel circuit of claim 5, further comprising:

the gamma circuit is used for respectively providing a first gamma voltage with a first level range and a second gamma voltage with a second level range to the first digital-to-analog converter and the second digital-to-analog converter, wherein the first level range is the same as the second level range.

7. The channel circuit of claim 1, wherein the first digital-to-analog converter is configured to convert a first plurality of scan lines of an image frame; and the second digital-to-analog converter is used for converting a second plurality of scanning lines of the image frame, wherein the first plurality of scanning lines are different from the second plurality of scanning lines.

8. The channel circuit of claim 7, wherein the first plurality of scan lines is an odd scan line and the second plurality of scan lines is an even scan line.

9. The channel circuit of claim 7, wherein the first digital-to-analog converter starts converting a first scan line of the first plurality of scan lines of the image frame and the second digital-to-analog converter starts converting a second scan line of the second plurality of scan lines of the image frame, wherein the first scan line and the second scan line are adjacent scan lines.

10. The channel circuit of claim 9, wherein the first scan line is an nth scan line, and the second scan line is an (N +1) th scan line.

11. The channel circuit of claim 1, further comprising:

the output end of the first data latch circuit is coupled to the input end of the first digital-to-analog converter, and the output end of the second data latch circuit is coupled to the input end of the second digital-to-analog converter, wherein the first data latch circuit is used for loading data according to a first loading signal, the first loading signal indicates a first loading time sequence, and the second data latch circuit is used for loading data according to a second loading signal, the second loading signal indicates a second loading time sequence different from the first loading time sequence.

12. The channel circuit of claim 11, wherein a length of time during loading of each of the first and second load signals is twice a length of time during line latching of each of the first and second data latch circuits.

13. The channel circuit according to claim 11, wherein the second load signal is generated during a first latch period to start a second latch period after the first load signal is generated to start the first latch period, wherein the first data latch circuit latches the first scan line of pixel data during the first latch period, and the second data latch circuit latches the second scan line of pixel data during the second latch period.

14. The channel circuit of claim 11, wherein a first switching timing of the first switch is dependent on the indicated first loading timing of the first loading signal and a second switching timing of the second switch is dependent on the indicated second loading timing of the second loading signal.

15. The channel circuit of claim 1, wherein when one of the first digital-to-analog converter and the second digital-to-analog converter performs pixel data conversion on a current scan line of an image frame, the other of the first digital-to-analog converter and the second digital-to-analog converter performs pixel data conversion on a next scan line of the image frame.

16. The channel circuit of claim 1, wherein:

the numerical range of the pixel data is divided into a plurality of sub-ranges, wherein the sub-ranges comprise a first sub-range and a second sub-range; and

the first output voltage range of the first digital-to-analog converter is different from the second output voltage range of the second digital-to-analog converter, the first output voltage range is related to the first sub-range, and the second output voltage range is related to the second sub-range.

17. The channel circuit of claim 16, further comprising:

the gamma circuit is used for respectively providing a first gamma voltage with a first level range and a second gamma voltage with a second level range to the first digital-to-analog converter and the second digital-to-analog converter, wherein the first level range and the second level range are different.

18. The channel circuit of claim 16, wherein the first sub-range and the second sub-range are a high range and a low range, respectively, of the range of values of the pixel data.

19. The channel circuit of claim 16, wherein the first sub-range and the second sub-range do not overlap.

20. The channel circuit of claim 16, wherein

When the value of the pixel data belongs to the first sub-range, the first digital-to-analog converter is operated to convert the pixel data, and when the value of the pixel data does not belong to the first sub-range, the first digital-to-analog converter is not operated; and

the second digital-to-analog converter is operative to convert the pixel data when the value of the pixel data belongs to the second sub-range, and is inoperative when the value of the pixel data does not belong to the second sub-range.

21. The channel circuit of claim 1, wherein

For each value of the pixel data, when one of the first digital-to-analog converter and the second digital-to-analog converter is operated to perform pixel data conversion, the other one of the first digital-to-analog converter and the second digital-to-analog converter is not operated.

22. The channel circuit of claim 1, further comprising:

the output end of the first data latch circuit is coupled to the input end of the first digital-to-analog converter, and the output end of the second data latch circuit is coupled to the input end of the second digital-to-analog converter, wherein the first data latch circuit is used for loading data according to at least one bit of the pixel data and a loading signal, and the second data latch circuit is used for loading data according to at least one bit of the pixel data and the loading signal.

23. The channel circuit according to claim 22, wherein a time length of a loading period of the loading signal is equal to a time length of a line latch period of each of the first data latch circuit and the second data latch circuit.

24. The channel circuit of claim 22, wherein a first switching timing of the first switch is dependent on the at least one bit of the pixel data and a second switching timing of the second switch is dependent on the at least one bit of the pixel data.

25. The channel circuit according to claim 1, wherein for each value of the pixel data, which of the first data latch circuit and the second data latch circuit performs pixel data conversion depends on the value of the pixel data.

26. The channel circuit of claim 1, further comprising:

the output end of the first data latch circuit is coupled to the input end of the first digital-to-analog converter, and the output end of the second data latch circuit is coupled to the input end of the second digital-to-analog converter, wherein the first data latch circuit is used for loading data according to a first loading time sequence which is dependent on a first switching time sequence of the first switch, and the second data latch circuit is used for loading data according to a second loading time sequence which is dependent on a second switching time sequence of the second switch.

27. The channel circuit of claim 26, wherein each of the first and second loading timings is dependent on a position of the pixel data in an image frame.

28. The channel circuit of claim 26, wherein each of the first and second loading timings is dependent on at least one bit of the pixel data.

29. The channel circuit of claim 1, wherein a first terminal of the first switch is used as or coupled to the first input terminal of the output buffer circuit, and a first terminal of the second switch is used as or coupled to the second input terminal of the output buffer circuit, and the output buffer circuit comprises:

an output buffer having an input terminal and an output terminal, wherein the input terminal of the output buffer is coupled to the second terminal of the first switch and the second terminal of the second switch, and the output terminal of the output buffer is used as or coupled to the output terminal of the output buffer circuit.

30. The channel circuit of claim 1, wherein the output buffer circuit comprises:

a first input stage circuit having an input terminal and an output terminal, wherein the input terminal of the first input stage circuit is used as or coupled to the first output terminal of the output buffer circuit, and a first terminal of the first switch is coupled to the output terminal of the first input stage circuit;

a second input stage circuit having an input terminal and an output terminal, wherein the input terminal of the second input stage circuit is used as or coupled to the second output terminal of the output buffer circuit, and a first terminal of the second switch is coupled to the output terminal of the second input stage circuit; and

and a gain and output stage circuit having an input terminal and an output terminal, wherein the input terminal of the gain and output stage circuit is coupled to the second terminal of the first switch and the second terminal of the second switch, and the output terminal of the gain and output stage circuit is used as or coupled to the output terminal of the output buffer circuit.

31. The channel circuit of claim 1, wherein the output buffer circuit comprises:

a first input and gain stage circuit having an input terminal and an output terminal, wherein the input terminal of the first input and gain stage circuit is used as or coupled to the first input terminal of the output buffer circuit, and a first terminal of the first switch is coupled to the output terminal of the first input and gain stage circuit;

a second input and gain stage circuit having an input terminal and an output terminal, wherein the input terminal of the second input and gain stage circuit is used as or coupled to the second input terminal of the output buffer circuit, and a first terminal of the second switch is coupled to the output terminal of the second input and gain stage circuit; and

and an output stage circuit having an input terminal and an output terminal, wherein the input terminal of the output stage circuit is coupled to the second terminal of the first switch and the second terminal of the second switch, and the output terminal of the output stage circuit is used as or coupled to the output terminal of the output buffer circuit.

32. The channel circuit of claim 1, wherein the output buffer circuit comprises:

a first output buffer having an input terminal and an output terminal, wherein the input terminal of the first output buffer is used as or coupled to the first input terminal of the output buffer circuit, a first terminal of the first switch is coupled to the output terminal of the first output buffer, and a second terminal of the first switch is used as or coupled to the output terminal of the output buffer circuit; and

a second output buffer having an input terminal and an output terminal, wherein the input terminal of the second output buffer is used as or coupled to the second input terminal of the output buffer circuit, a first terminal of the second switch is coupled to the output terminal of the second output buffer, and a second terminal of the second switch is coupled to the second terminal of the first switch.

33. The channel circuit of claim 1, further comprising:

a plurality of data latch circuits, wherein an input terminal of each of the plurality of data latch circuits is configured to receive a respective part or all of the bit data of the pixel data, the plurality of data latch circuits includes a first data latch circuit and a second data latch circuit, an output terminal of the first data latch circuit is coupled to an input terminal of the first digital-to-analog converter, and an output terminal of the second data latch circuit is coupled to an input terminal of the second digital-to-analog converter.

34. The channel circuit of claim 33, wherein:

during a first period, the output buffer circuit selects to output a first driving signal related to a signal of the first input terminal of the output buffer circuit through the output terminal of the output buffer circuit, and the second data latch circuit latches and outputs the respective part or all of the pixel data to the input terminal of the second digital-to-analog converter; and

in a second period, the first data latch circuit latches and outputs the respective part or all of the pixel data to the input terminal of the first digital-to-analog converter, and the output buffer circuit selects to output a second driving signal related to a signal of the second input terminal of the output buffer circuit through the output terminal of the output buffer circuit.

35. The channel circuit of claim 33, wherein the first data latch circuit comprises:

a first latch having an input, an output, and a control, wherein the input of the first latch is configured to receive a respective portion or all of the bits of the pixel data, and the control of the first latch is controlled by a first latch signal; and

a first level shifter having an input and an output, wherein the input of the first level shifter is coupled to the output of the first latch, and the output of the first level shifter is coupled to the input of the first digital-to-analog converter.

36. The channel circuit of claim 35, wherein the second data latch circuit comprises:

a second latch having an input, an output, and a control, wherein the input of the second latch is configured to receive a respective portion or all of the bit data of the pixel data, and the control of the second latch is controlled by a second latch signal; and

a second level shifter having an input coupled to the output of the second latch and an output coupled to the input of the second digital-to-analog converter.

37. The channel circuit of claim 33, wherein:

the numerical range of the pixel data is divided into a plurality of sub-ranges, wherein the sub-ranges comprise a first sub-range and a second sub-range; and

the first output voltage range of the first digital-to-analog converter is different from the second output voltage range of the second digital-to-analog converter, the first output voltage range is related to the first sub-range, and the second output voltage range is related to the second sub-range.

38. The channel circuit of claim 37, wherein the first data latch circuit latches and outputs a first respective portion of bit data of the pixel data to the input of the first digital-to-analog converter when the pixel data belongs to the first sub-range, and the output buffer circuit selects to output a first drive signal related to a signal at the first input of the output buffer circuit via the output of the output buffer circuit; and

when the pixel data belongs to the second sub-range, the second data latch circuit latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the second digital-to-analog converter, and the output buffer circuit selects to output a second driving signal related to a signal of the second input terminal of the output buffer circuit via the output terminal of the output buffer circuit.

39. The channel circuit of claim 37, wherein the first data latch circuit comprises:

a first latch having an input and an output, wherein the input of the first latch is configured to receive the first respective portion of the bit data of the pixel data, and the first latch latches and outputs the first respective portion of the bit data of the pixel data when the pixel data belongs to the first sub-range and a load signal is asserted; and

a first level shifter having an input and an output, wherein the input of the first level shifter is coupled to the output of the first latch, and the output of the first level shifter is coupled to the input of the first digital-to-analog converter.

40. The channel circuit of claim 39, wherein the second data latch circuit comprises:

a second latch having an input and an output, wherein the input of the second latch is configured to receive the first respective portion of the bit data of the pixel data, and the second latch latches and outputs the first respective portion of the bit data of the pixel data when the pixel data belongs to the second sub-range and the load signal is asserted; and

a second level shifter having an input coupled to the output of the second latch and an output coupled to the input of the second digital-to-analog converter.

41. The channel circuit of claim 37, wherein:

the first data latch circuit and the second data latch circuit receive the first respective portions of bit data of the pixel data from the potential shifter;

when the pixel data belongs to the first sub-range, the first data latch circuit latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the first digital-to-analog converter; and

when the pixel data belongs to the second sub-range, the second data latch circuit latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the second digital-to-analog converter.

42. The channel circuit of claim 37, wherein the first data latch circuit comprises:

a combinational logic circuit having an input end for receiving the pixel data, wherein the combinational logic circuit determines whether the pixel data belongs to the first sub-range and outputs a first determination result;

a first latch having an input and an output, wherein the input of the first latch is configured to receive the first respective portion of the bit data of the pixel data, and the first latch latches and outputs the first respective portion of the bit data of the pixel data when the first determination result indicates that the pixel data belongs to the first sub-range and a loading signal is enabled; and

a first level shifter having an input and an output, wherein the input of the first level shifter is coupled to the output of the first latch, and the output of the first level shifter is coupled to the input of the first digital-to-analog converter.

43. The channel circuit of claim 42, wherein the combinational logic circuit further determines whether the pixel data belongs to the second sub-range and outputs a second determination result, the second data latch circuit latching and outputting the first respective portion of the bit data of the pixel data based at least on whether the second determination result indicates that the pixel data belongs to the second sub-range.

44. The channel circuit of claim 42, wherein the second data latch circuit comprises:

a second latch having an input and an output, wherein the input of the second latch is configured to receive the first respective portion of the bit data of the pixel data, and the second latch latches and outputs the first respective portion of the bit data of the pixel data when the second determination indicates that the pixel data belongs to the second sub-range and the load signal is asserted; and

a second level shifter having an input coupled to the output of the second latch and an output coupled to the input of the second digital-to-analog converter.

45. The channel circuit of claim 33, wherein:

the numerical range of the pixel data is divided into a plurality of sub-ranges, wherein the sub-ranges comprise a first sub-range, a second sub-range, a third sub-range and a fourth sub-range;

the plurality of digital-to-analog converters further comprise a third digital-to-analog converter and a fourth digital-to-analog converter, an output end of the third digital-to-analog converter is coupled to a third input end of the plurality of input ends of the output buffer circuit, and an output end of the fourth digital-to-analog converter is coupled to a fourth input end of the plurality of input ends of the output buffer circuit;

the plurality of data latch circuits further comprise a third data latch circuit and a fourth data latch circuit, wherein the output end of the third data latch circuit is coupled to the input end of the third digital-to-analog converter, and the output end of the fourth data latch circuit is coupled to the input end of the fourth digital-to-analog converter;

when the pixel data belongs to the first sub-range, the first data latch circuit latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the first digital-to-analog converter, and the output terminal of the output buffer circuit selects to output a first driving signal related to a signal of the first input terminal of the output buffer circuit;

when the pixel data belongs to the second sub-range, the second data latch circuit latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the second digital-to-analog converter, and the output terminal of the output buffer circuit selects to output a second driving signal related to a signal of the second input terminal of the output buffer circuit;

when the pixel data belongs to the third sub-range, the first data latch circuit latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the third digital-to-analog converter, and the output terminal of the output buffer circuit selects a third driving signal for outputting a signal related to the third input terminal of the output buffer circuit; and

when the pixel data belongs to the fourth sub-range, the fourth data latch circuit latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the fourth digital-to-analog converter, and the output terminal of the output buffer circuit selects a fourth driving signal related to a signal at the fourth input terminal of the output buffer circuit to be output.

46. The channel circuit of claim 45, wherein a first output voltage range of the first DAC, a second output voltage range of the second DAC, a third output voltage range of the third DAC, and a fourth output voltage range of the fourth DAC are different from each other, the first output voltage range is associated with the first sub-range, the second output voltage range is associated with the second sub-range, the third output voltage range is associated with the third sub-range, and the fourth output voltage range is associated with the fourth sub-range.

47. The channel circuit of claim 45, wherein the first data latch circuit comprises:

a first combinational logic circuit having an input for receiving a second respective portion of the bit data of the pixel data, wherein the first combinational logic circuit determines whether the pixel data belongs to the first sub-range and outputs a first determination result;

a first latch having an input and an output, wherein the input of the first latch is configured to receive the first respective portion of the bit data of the pixel data, and the first latch latches and outputs the first respective portion of the bit data of the pixel data when the first determination result indicates that the pixel data belongs to the first sub-range and a loading signal is enabled; and

a first level shifter having an input and an output, wherein the input of the first level shifter is coupled to the output of the first latch, and the output of the first level shifter is coupled to the input of the first digital-to-analog converter.

48. The channel circuit of claim 47, wherein the second data latch circuit comprises:

a second combinational logic circuit having an input for receiving the second respective portion of the bit data of the pixel data, wherein the second combinational logic circuit determines whether the pixel data belongs to the second sub-range and outputs a second determination result;

a second latch having an input and an output, wherein the input of the second latch is configured to receive the first respective portion of the bit data of the pixel data, and the second latch latches and outputs the second respective portion of the bit data of the pixel data when the second determination indicates that the pixel data belongs to the second sub-range and the load signal is asserted; and

a second level shifter having an input coupled to the output of the second latch and an output coupled to the input of the second digital-to-analog converter.

49. A channel circuit of a source driver, comprising:

an output buffer circuit at least having a plurality of input terminals and output terminals, wherein the output terminals of the output buffer circuit are coupled to the data lines of the display panel;

a plurality of digital-to-analog converters including a first digital-to-analog converter and a second digital-to-analog converter, wherein an output terminal of the first digital-to-analog converter is coupled to a first input terminal of the plurality of input terminals of the output buffer circuit, and an output terminal of the second digital-to-analog converter is coupled to a second input terminal of the plurality of input terminals of the output buffer circuit;

when one of the first digital-to-analog converter and the second digital-to-analog converter performs pixel data conversion on a current scanning line of an image frame, the other of the first digital-to-analog converter and the second digital-to-analog converter performs pixel data conversion on a next scanning line of the image frame.

50. A channel circuit of a source driver, comprising:

an output buffer circuit at least having a plurality of input terminals and output terminals, wherein the output terminals of the output buffer circuit are coupled to the data lines of the display panel;

a plurality of digital-to-analog converters including a first digital-to-analog converter and a second digital-to-analog converter, wherein an output terminal of the first digital-to-analog converter is coupled to a first input terminal of the plurality of input terminals of the output buffer circuit, and an output terminal of the second digital-to-analog converter is coupled to a second input terminal of the plurality of input terminals of the output buffer circuit;

wherein for each value of the pixel data, when one of the first digital-to-analog converter and the second digital-to-analog converter is activated to perform pixel data conversion, the other one of the first digital-to-analog converter and the second digital-to-analog converter is deactivated, and

one of the first data latch circuit and the second data latch circuit performs pixel data conversion depending on the value of the pixel data.

Technical Field

The present invention relates to an electronic circuit, and more particularly, to a channel circuit of a source driver.

Background

Fig. 1 is a schematic circuit block diagram of a channel circuit 10 of a conventional source driver. The channel circuit 10 includes a digital-to-analog converter (DAC) 11 and an output buffer circuit 12. The output terminal of the output buffer circuit 12 is coupled to the data line 21 of the display panel 20. The output terminal of the digital-to-analog converter 11 is coupled to the input terminal of the output buffer circuit 12 via a metal line 13. The digital-analog converter 11 may convert the digital pixel data D11 into an analog signal and output the analog signal to the output buffer circuit 12 via the metal line 13. The output buffer circuit 12 may output a driving signal corresponding to the analog signal to the data line 21 of the display panel 20.

After the analog signal output by the digital-to-analog converter 11 is transited, the signal level of the metal line 13 needs a period of time to be stabilized (transited to a new level). Generally, the metal line 13 has a parasitic capacitance (trace capacitance) C13, and the input terminal of the output buffer circuit 12 has a parasitic capacitance (input capacitance) C12. The parasitic capacitances C12 and C13 are one of factors that determine the Slew Rate (Slew Rate) of the input signal of the output buffer circuit 12. In any case, the operating frequency of the display panel 20 is higher and higher, i.e. one line driving period of the data line 21 is shorter and shorter. The slew rate of the input signal of the output buffer circuit 12 tends to limit the increase in the operating frequency of the display panel 20.

It should be noted that the contents of the background section are provided to aid in understanding the present invention. Some (or all) of the disclosure in the "background" section may not be prior art as is known to those of skill in the art. The disclosure in the "background" section is not intended to be representative of what is known to those skilled in the art prior to the present application.

Disclosure of Invention

The invention is directed to a channel circuit of a source driver, which is beneficial to increasing the operating frequency of a display panel.

According to an embodiment of the present invention, a channel circuit of a source driver includes: an output buffer circuit at least having a plurality of input terminals and output terminals, wherein the output terminals of the output buffer circuit are coupled to the data lines of the display panel; a plurality of digital-to-analog converters including a first digital-to-analog converter and a second digital-to-analog converter, wherein an output terminal of the first digital-to-analog converter is coupled to a first input terminal of the plurality of input terminals of the output buffer circuit, and an output terminal of the second digital-to-analog converter is coupled to a second input terminal of the plurality of input terminals of the output buffer circuit; a first switch disposed along a first signal path between an output of the first digital-to-analog converter and an output of the output buffer circuit; and a second switch disposed along the second signal path between the output of the second digital-to-analog converter and the output of the output buffer circuit.

According to an embodiment of the present invention, a channel circuit of a source driver includes: an output buffer circuit at least having a plurality of input terminals and output terminals, wherein the output terminals of the output buffer circuit are coupled to the data lines of the display panel; a plurality of digital-to-analog converters including a first digital-to-analog converter and a second digital-to-analog converter, wherein an output terminal of the first digital-to-analog converter is coupled to a first input terminal of the plurality of input terminals of the output buffer circuit, and an output terminal of the second digital-to-analog converter is coupled to a second input terminal of the plurality of input terminals of the output buffer circuit; when one of the first digital-to-analog converter and the second digital-to-analog converter performs pixel data conversion on a current scanning line of an image frame (frame), the other of the first digital-to-analog converter and the second digital-to-analog converter performs pixel data conversion on a next scanning line of the image frame.

According to an embodiment of the present invention, a channel circuit of a source driver includes: an output buffer circuit at least having a plurality of input terminals and output terminals, wherein the output terminals of the output buffer circuit are coupled to the data lines of the display panel; a plurality of digital-to-analog converters including a first digital-to-analog converter and a second digital-to-analog converter, wherein an output terminal of the first digital-to-analog converter is coupled to a first input terminal of the plurality of input terminals of the output buffer circuit, and an output terminal of the second digital-to-analog converter is coupled to a second input terminal of the plurality of input terminals of the output buffer circuit; for each value of the pixel data, when one of the first digital-to-analog converter and the second digital-to-analog converter is operated to perform the pixel data conversion, the other one of the first digital-to-analog converter and the second digital-to-analog converter is not operated, and the pixel data conversion performed by one of the first data latch circuit and the second data latch circuit depends on the value of the pixel data.

Drawings

The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and together with the description serve to explain the principles of the invention.

Fig. 1 is a schematic circuit block diagram of a channel circuit of a conventional source driver.

Fig. 2 is a block diagram of a channel circuit of a source driver according to an embodiment of the invention.

Fig. 3 is a block diagram of a channel circuit according to an embodiment of the invention.

Fig. 4 is a block diagram of a channel circuit according to another embodiment of the invention.

FIG. 5 is a signal timing diagram illustrating the circuit of FIG. 4 according to an embodiment of the invention.

Fig. 6 is a block diagram of a channel circuit according to another embodiment of the invention.

FIG. 7 is a signal timing diagram illustrating the circuit of FIG. 6 according to one embodiment of the present invention.

Fig. 8 is a block diagram of a channel circuit according to another embodiment of the invention.

Fig. 9 is a block diagram of a channel circuit according to another embodiment of the invention.

Fig. 10 is a block diagram of a channel circuit according to another embodiment of the invention.

Fig. 11 is a block diagram of a channel circuit according to another embodiment of the invention.

Fig. 12 is a block diagram of a channel circuit according to another embodiment of the invention.

Description of the reference numerals

10. 210_1, 210_ n, 300, 600, 900, 1000, 1100, 1200: a channel circuit;

11. 212_1, 212_ m, 330a, 330b, 330c, 330 d: a digital-to-analog converter;

12. 214, 350, 450, 1050, 1150, 1250: an output buffer circuit;

13: a metal wire;

20. 30: a display panel;

21. 31_1, 31_ n: a data line;

200: a source driver;

211_1, 211_ m, 320a, 320b, 1020a, 1020b, 1020c, 1020 d: a data latch circuit;

213_1, 213_ m, 340a, 340b, 340c, 340 d: a switch;

310. 321a, 321b, 321c, 321d, 820, 840a, 840 b: a latch;

322a, 322b, 322c, 322d, 830: a potential shifter;

323. 1023a, 1023b, 1023c, 1023 d: a combinational logic circuit;

323a, 323 b: judging a result;

351. 1251a, 1251 b: an output buffer;

451a, 451b, 451c, 451d, 1152: an input stage circuit;

452: a gain and output stage circuit;

1151a, 1151 b: an input and gain stage circuit;

c12, C13: a capacitor;

d11: pixel data;

LD: loading a signal;

load _ odd, Load _ even: loading a signal;

ma, Mb, Mc: a bit;

PD1, PD 2: bit data;

SP _1, SP _ m: a signal path.

Detailed Description

Reference will now be made in detail to exemplary embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings and the description to refer to the same or like parts.

The term "coupled" as used throughout this specification, including the claims, may refer to any direct or indirect connection means. For example, if a first device couples (or connects) to a second device, it should be construed that the first device may be directly connected to the second device or the first device may be indirectly connected to the second device through other devices or some connection means. The terms "first," "second," and the like, as used throughout this specification, including the claims, are used to designate elements (elements) or to distinguish between different embodiments or ranges, and are not used to limit the number of elements, nor the order of the elements. Further, wherever possible, the same reference numbers will be used throughout the drawings and the description to refer to the same or like parts. Components/parts/steps in different embodiments using the same reference numerals or using the same terms may be referred to one another in relation to the description.

The channel circuit of the source driver according to embodiments of the present invention has a plurality of digital-to-analog converters. Any of the digital-to-analog converters can charge and discharge (i.e., output an analog signal) a corresponding one of the signal paths of the output buffer circuit. When one of the digital-to-analog converters charges and discharges one of the signal paths, the other corresponding signal path of the signal paths of the output buffer circuit can provide a corresponding driving signal to the data line of the display panel. The switching operation between these signal paths is beneficial to the improvement of the operating frequency of the display panel.

Fig. 2 is a circuit block diagram of a channel circuit 210_1 of a source driver 200 according to an embodiment of the invention. The source driver 200 includes n channel circuits, such as the channel circuits 210_1 to 210 — n shown in fig. 2. The number n of channel circuits may be determined according to design requirements. Any one of the channel circuits 210_1 to 210_ n is coupled to a corresponding data line of the data lines 31_1 to 31_ n of the display panel 30. Based on the driving operations of the data lines 31_1 to 31 — n by these channel circuits 210_1 to 210 — n, the display panel 30 can display an image. The display panel 30 shown in fig. 2 can refer to the display panel 20 shown in fig. 1, and the data lines 31_1 to 31 — n shown in fig. 2 can refer to the data lines 21 shown in fig. 1, so that the description is not repeated.

Details of the implementation of the channel circuit 210_1 shown in fig. 2 will be described below. Other channel circuits (e.g., the channel circuit 210_ n) in the source driver 200 can be analogized with reference to the description of the channel circuit 210_1, and thus, the description is not repeated. In the embodiment shown in fig. 2, the channel circuit 210_1 includes m data latch circuits (e.g., the data latch circuits 211_1 to 211_ m), m digital-to-analog converters (DACs) (e.g., the digital-to-analog converters 212_1 to 212_ m), m switches (e.g., the switches 213_1 to 213_ m), and an output buffer circuit 214. The magnitude m may be determined according to design requirements, and m is greater than 1.

By cooperation between the data latch circuits 211_1 to 211_ m and between the digital-to-analog converters 212_1 to 212_ m, data processing efficiency (at least one of power consumption or processing speed) can be improved. To this end, an input terminal of each of the data latch circuits 211_1 to 211_ m is configured to receive a respective part or all of bit data of the pixel data. In one example, the data latch circuits 211_1 to 211_ m may be used to latch the same input level range of pixel data but different pixel locations (e.g., different scan lines) in each image frame. In another example, the data latch circuits 211_1 to 211_ m can be used for receiving different input level ranges of pixel data. In addition, the data latch circuits 211_1 to 211_ m can also be used to latch pixel data according to different timings, which depends on design requirements and/or data contents.

The output terminal of the data latch circuit 211_1 is coupled to the input terminal of the digital-to-analog converter 212_1, and the output terminal of the digital-to-analog converter 212_1 is coupled to an input terminal (e.g., a first input terminal) among the plurality of input terminals of the output buffer circuit 214. Similarly, the output terminal of the data latch circuit 211_ m is coupled to the input terminal of the digital-to-analog converter 212_ m, and the output terminal of the digital-to-analog converter 212_ m is coupled to another input terminal (e.g., a second input terminal) among the plurality of input terminals of the output buffer circuit 214.

The data latch circuit 211_1 is used for loading data according to a first loading timing, and the data latch circuit 211_ m (e.g., the data latch circuit 211_2) is used for loading data according to a second loading timing different from the first loading timing. In addition, the first loading timing may be related to the switching timing of the switch 213_1, and the second loading timing may be related to the switching timing of the switch 213_ m, which is different from the switching timing of the switch 213_ 1. In other words, the load timing and the switching timing can be designed together or matched to each other. For example, the switch 213_1 may be turned on as a signal path of the pixel data after the pixel data is loaded by the data latch circuit 211_1 or processed by the digital-to-analog converter 212_ 1. Similarly, the switch 213_2 may be turned on as a signal path of the pixel data after the pixel data is loaded by the data latch circuit 211_2 or processed by the digital-to-analog converter 212_ 2.

In some embodiments, each of the first and second load timings is dependent on what pixel data in the image frame is configured to be latched by the data latch circuits 211_1 and 211_ 2. For example, in some embodiments, each of the first and second loading timings is respectively dependent on the position of the pixel data to be latched by the data latch circuits 211_1 and 211_2 in the image frame (e.g., the scan line on which the pixel data is located). In other embodiments, each of the first and second loading timings is dependent on at least one bit of the pixel data. The at least one bit may relate to an input level range of pixel data in the image frame configured to be latched by the data latch circuits 211_1 and 211_ 2.

The output terminal of the output buffer circuit 214 is coupled to the data line 31_1 of the display panel 30. The output buffer circuit 214 has m signal paths, e.g., signal paths SP _1 to SP _ m. The switch 213_1 is disposed between the output terminal of the digital-to-analog converter 212_1 and the output terminal of the output buffer circuit 214 along the signal path SP _ 1. Similarly, the switch 213_ m is disposed between the output terminal of the digital-to-analog converter 212_ m and the output terminal of the output buffer circuit 214 along the signal path SP _ m. These switches 213_1 to 213_ m are each turned on at different times (turn on).

For example, during the first period, the switch 213_1 is turned on to enable (activate) the signal path SP _1, and the switch 213_ m is turned off to disable (deactivate) the signal path SP _ m. The signal path SP _1 is enabled, and thus the signal path SP _1 may transmit the first GAMMA voltage (GAMMA voltage) output by the digital-to-analog converter 212_ 1. Accordingly, the output buffer circuit 214 may output the driving voltage to the data line 31_1 of the display panel 30 according to the first gamma voltage. While the signal path SP _ m is deactivated, the digital-to-analog converter 212_ m may output the second gamma voltage to the signal path SP _ m, but the signal path SP _ m may not transmit the second gamma voltage. In a second period after the first period, the switch 213_1 is turned off to disable the signal path SP _1, and the switch 213_ m is turned on to enable the signal path SP _ m. The signal path SP _ m is enabled, and thus the signal path SP _ m may transmit the second gamma voltage output by the digital-to-analog converter 212_ m. Accordingly, the output buffer circuit 214 may output the corresponding driving voltage to the data line 31_1 of the display panel 30 according to the second gamma voltage. While the signal path SP _1 is deactivated, the digital-to-analog converter 212_1 may output the third gamma voltage to the signal path SP _1, but the signal path SP _1 does not transfer the third gamma voltage.

For another example, in the first period, which may be a scan line period, the output buffer circuit 214 may select to output the first driving signal related to the signal at the first input terminal of the output buffer circuit 214 to the data line 31_1 via the output terminal of the output buffer circuit 214, and the data latch circuit 211_ m may latch and output a respective part or all of the bit data of the pixel data to the input terminal of the digital-to-analog converter 212_ m. In the second period, the data latch circuit 211_1 latches and outputs a respective part or all of bit data of the pixel data to the input terminal of the digital-analog converter 212_1, and the output buffer circuit 214 selects to output a second drive signal related to a signal of the second input terminal of the output buffer circuit 214 to the data line 31_1 via the output terminal of the output buffer circuit 214.

Based on the above embodiments, any one of the digital-to-analog converters 212_1 to 212_ m of the channel circuit 210_1 of the source driver 200 can charge and discharge (i.e., output the gamma voltage) a corresponding one of the signal paths SP _1 to SP _ m of the output buffer circuit 214. When one of the digital-to-analog converters 212_1 to 212_ m charges or discharges one of the signal paths SP _1 to SP _ m, the other corresponding signal path SP _1 to SP _ m of the output buffer circuit 214 may provide a corresponding driving voltage (driving signal) to the data line 31_1 of the display panel 30. The switching operation between these signal paths SP _1 to SP _ m is advantageous for increasing the operating frequency of the display panel.

Fig. 3 is a block diagram of a channel circuit 300 according to an embodiment of the invention. The channel circuit 300 shown in fig. 3 can be described with reference to the channel circuit 210_1 shown in fig. 2. In the embodiment shown in fig. 3, the channel circuit 300 includes a latch 310, a data latch circuit 320a, a data latch circuit 320b, a digital-to-analog converter 330a, a digital-to-analog converter 330b, a switch 340a, a switch 340b, and an output buffer circuit 350. The data latch circuit 320a, the digital-to-analog converter 330a and the switch 340a shown in fig. 3 can be described with reference to the data latch circuit 211_1, the digital-to-analog converter 212_1 and the switch 213_1 shown in fig. 2, the data latch circuit 320b, the digital-to-analog converter 330b and the switch 340b shown in fig. 3 can be described with reference to the data latch circuit 211_ m, the digital-to-analog converter 212_ m and the switch 213_ m shown in fig. 2, and the output buffer circuit 350 shown in fig. 3 can be described with reference to the output buffer circuit 214 shown in fig. 2.

The output terminal of the data latch circuit 320a is coupled to the input terminal of the digital-to-analog converter 330a, and the output terminal of the data latch circuit 320b is coupled to the input terminal of the digital-to-analog converter 330 b. The data latch circuit 320a may be used to Load data according to a first Load signal (e.g., the Load signal Load _ odd) indicating a first Load timing. The data latch circuit 320b may be used to Load data according to a second Load signal (e.g., the Load signal Load _ even) indicating a second Load timing different from the first Load timing. As shown in fig. 5, a pulse of each of the first and second Load signals (e.g., Load signals Load _ odd and Load _ even) may be generated during each scan line to cause the corresponding data latch circuit to Load data. The time length of the latch period of each of the data latch circuits 320a, 320b (e.g., the time length between pulses of the first and second load signals) may be several times the time length of one scan line period (e.g., twice as long, i.e., m ═ 2 in this example). After the first load signal is generated to start the first latch period, the second load signal may be generated during the first latch period to start the second latch period. The data latch circuit 320a latches pixel data of a first scan Line (e.g., Line N) during a first latch period, and the data latch circuit 320b latches pixel data of a second scan Line (e.g., Line N +1) during a second latch period. Similar to fig. 2, the first switching timing of the switch 340a is dependent on the first load signal indicating the first load timing, and the second switching timing of the switch 340b is dependent on the second load signal indicating the second load timing.

In the embodiment shown in fig. 3, the data latch circuit 320a includes a latch 321a and a level shifter 322 a. The input terminal of the latch 321a is coupled to the latch 310 to receive a respective part or all of the bit data of the pixel data PD. The control terminal of the latch 321a is controlled by the latch signal Load _ odd. An input of level shifter 322a is coupled to an output of latch 321 a. The output terminal of the level shifter 322a is coupled to the input terminal of the digital-to-analog converter 330 a. The data latch circuit 320b includes a latch 321b and a potential shifter 322 b. The input terminal of the latch 321b is coupled to the latch 310 to receive a respective part or all of the bit data of the pixel data PD. The control terminal of the latch 321b is controlled by the latch signal Load _ even. The input of level shifter 322b is coupled to the output of latch 321 b. The output terminal of the level shifter 322b is coupled to the input terminal of the digital-to-analog converter 330 b.

Depending on design requirements, in some embodiments, the input data ranges of the digital-to-analog converters 330a, 330b may be the same, and the output data ranges of the digital-to-analog converters 330a, 330b may be the same. The gamma circuits (not shown in fig. 3) respectively provide a first gamma voltage having a first level range and a second gamma voltage having a second level range to the digital-to-analog converters 330a, 330b, wherein the first level range and the second level range are the same.

In one embodiment, when one of the digital-to-analog converters 330a, 330b is performing pixel data conversion for a current scan line in an image frame, the other of the digital-to-analog converters 330a, 330b is performing pixel data conversion for a next scan line in the image frame. In this embodiment, the digital-to-analog converter 330a can be used to convert a first plurality of scan lines (e.g., an odd number of scan lines) in the image frame; the digital-to-analog converter 330b may be used to convert a second plurality of scan lines (e.g., an even number of scan lines) in the image frame, wherein the first plurality of scan lines is different from the second plurality of scan lines. For example, during the even-numbered scan line period, the latch 312b may sample a respective part or all of the bit data of the pixel data of the even-numbered scan line, and output the sampled data to the digital-to-analog converter 330b through the level shifter 322 b. During the odd-numbered scan lines, the latch 312a samples the respective part or all of the bit data of the pixel data of the odd-numbered scan lines, and outputs the sampled data to the digital-to-analog converter 330a through the level shifter 322 a. The odd-numbered scanning lines and the even-numbered scanning lines are adjacent scanning lines. For example, the odd number of scan lines is the nth scan line of the image frame, and the even number of scan lines is the (N +1) th scan line of the image frame.

In the embodiment shown in fig. 3, the first terminal of the switch 340a can be used as the first input terminal of the output buffer circuit 350, and the first terminal of the switch 340b can be used as the second input terminal of the output buffer circuit 350. The output buffer circuit 350 shown in fig. 3 includes an output buffer 351. The present embodiment does not limit the implementation of the output buffer 351. For example, in some embodiments, the output buffer 351 may comprise an existing output buffer or other type of output buffer circuit. The input terminal of the output buffer 351 is coupled to the second terminal of the switch 340a and the second terminal of the switch 340 b. The output of the output buffer 351 may be used as the output of the output buffer circuit 350. In this embodiment, the output buffer circuit 350 (which includes the input stage, gain stage, and output stage circuits) may be shared by the digital-to-analog converters 330a, 330 b. Depending on whether the switches 340a, 340b are turned on, one of the output signals generated by the digital-to-analog converters 330a, 330b can be transmitted to the output buffer circuit 350. In addition, the digital-to-analog converters 330a, 330b may be regarded as one digital-to-analog converter (e.g., an 8-bit digital-to-analog converter) divided into two groups, respectively convert the data from the latches 840a, 840b, and output respective half ranges (e.g., 0 to 127, 128 to 255 gamma voltage levels) of the entire ranges (e.g., 0 to 255 gamma voltage levels) of the plurality of gamma voltage levels output from the gamma voltage generating circuit (not shown).

During each first latch period (e.g., Line N +2), the data latch circuit 320a may latch and output a respective portion (e.g., an odd-numbered scan Line) of the pixel data to the input terminal of the digital-to-analog converter 330 a. Similarly, during each second latch period (e.g., Line N-1, Line N +1), the data latch circuit 320b can latch and output a respective portion of the pixel data (e.g., the even-numbered scan lines) to the input of the digital-to-analog converter 330 b. Each second latch period may begin at a corresponding first latch period (e.g., midway).

In a first period (for example, an even-numbered scan line period), the switch 340a is turned on and the switch 340b is turned off, so that the output buffer 351 can select to output a first driving signal related to a signal at the first input terminal of the output buffer circuit 350 to the data line 31_1 via the output terminal of the output buffer 351. During the first period, the data latch circuit 320b may latch and output a respective part or all of the bit data of the pixel data to the input terminal of the digital-to-analog converter 330 b. During a second period (e.g., an odd number of scan line periods), the data latch circuit 320a can latch and output a respective part or all of the bit data of the pixel data to the input terminal of the digital-to-analog converter 330 a. In the second period, the switch 340a is turned off and the switch 340b is turned on, so that the output buffer 351 can select to output the second driving signal related to the signal of the second input terminal of the output buffer circuit 350 to the data line 31_1 via the output terminal of the output buffer 351. Each second period is, for example, the next to the corresponding first period.

Fig. 4 is a block diagram of a channel circuit 400 according to another embodiment of the invention. The channel circuit 400 shown in fig. 4 can be described with reference to the channel circuit 210_1 shown in fig. 2 or the channel circuit 300 shown in fig. 3. In the embodiment shown in fig. 4, the channel circuit 400 includes a latch 310, a data latch circuit 320a, a data latch circuit 320b, a digital-to-analog converter 330a, a digital-to-analog converter 330b, a switch 340a, a switch 340b, and an output buffer circuit 450. The data latch circuit 320a, the digital-to-analog converter 330a and the switch 340a shown in fig. 4 can be described with reference to the data latch circuit 211_1, the digital-to-analog converter 212_1 and the switch 213_1 shown in fig. 2, or can be described with reference to the data latch circuit 320a, the digital-to-analog converter 330a and the switch 340a shown in fig. 3. The data latch circuit 320b, the digital-to-analog converter 330b and the switch 340b shown in fig. 4 can be described with reference to the data latch circuit 211_ m, the digital-to-analog converter 212_ m and the switch 213_ m shown in fig. 2, or can be described with reference to the data latch circuit 320b, the digital-to-analog converter 330b and the switch 340b shown in fig. 3. The output buffer circuit 450 shown in fig. 4 can be described with reference to the output buffer circuit 214 shown in fig. 2, or can be described with reference to the output buffer circuit 350 shown in fig. 3.

In the embodiment shown in fig. 4, the output buffer circuit 450 includes an input stage circuit 451a, an input stage circuit 451b, and a gain and output stage circuit 452. The present embodiment does not limit the implementation of the input stage circuit 451a, the input stage circuit 451b, and the gain and output stage circuit 452. For example, in some embodiments, the input stage circuit 451a and/or the input stage circuit 451b may comprise input stage circuits of an existing amplifier or other types of input stage circuits, and the gain and output stage circuit 452 may comprise gain stage circuits and output stage circuits (or other types of gain and output stage circuits) of an existing amplifier. An input terminal of the input stage circuit 451a may be used as a first input terminal of the output buffer circuit 450, and an input terminal of the input stage circuit 451b may be used as a second input terminal of the output buffer circuit 450. The first terminal of the switch 340a is coupled to the output terminal of the input stage circuit 451 a. A first terminal of the switch 340b is coupled to an output terminal of the input stage circuit 451 b. The input terminals of the gain and output stage 452 are coupled to the second terminal of the switch 340a and the second terminal of the switch 340 b. The output of the gain and output stage 452 may be used as the output of the output buffer circuit 450.

In this embodiment, the gain and output stage circuit 452 may be shared by the input stage circuits 451a, 451 b. One of the output signals generated by the digital-to-analog converters 330a, 330b can be transmitted to the gain and output stage circuit 452 according to whether the switches 340a, 340b are turned on, and the digital-to-analog converters 330a, 330b can be regarded as a two-group digital-to-analog converter (e.g., an 8-bit digital-to-analog converter), respectively convert the data from the latches 840a, 840b, and output respective half ranges (e.g., 0 to 127, 128 to 255 gamma voltage levels) of the entire ranges (e.g., 0 to 255 gamma voltage levels) of the gamma voltage levels output from the gamma voltage generation circuit (not shown).

FIG. 5 is a signal timing diagram illustrating the circuit of FIG. 4 according to an embodiment of the invention. For convenience of description, the first period may be defined as an even number of scan line periods, and the second period may be defined as an odd number of scan line periods. Taking fig. 5 as an example, the odd scan Line periods may be an nth scan Line period (denoted by "Line N") and an N +2 th scan Line period (denoted by "Line N + 2"), and the even scan Line periods may be an N +1 th scan Line period (denoted by "Line N + 1") and an N +3 th scan Line period (denoted by "Line N + 3"). In other embodiments, the first period may be defined as an odd number of scan line periods, and the second period may be defined as an even number of scan line periods.

Please refer to fig. 4 and 5. Pulses (e.g., Load _ odd and Load _ even) of each of the first and second Load signals may be generated during each scan line to cause the corresponding data latch circuit to Load data. Each time the odd-numbered scan Line periods (e.g., Line N and LineN +2) of the pixel data PD almost end, a pulse of the first Load signal Load _ odd is generated, which triggers the latch 321a of the data latch circuit 320a to latch the respective portions of the pixel data. Similarly, each time the even-numbered scan Line periods (e.g., Line N +1 and Line N +3) of the pixel data PD almost end, a pulse of the second Load signal Load _ even is generated, which triggers the latch 321b of the data latch circuit 320b to latch the respective portions of the pixel data. As is apparent from fig. 5, the time length of the latch period (e.g., the time length between pulses of the first and second load signals) of each data latch circuit 320a, 320b may be twice as long as one scan line period.

After the first Load signal Load _ odd is generated to start the first latching period, the second Load signal Load _ even may be generated to start the second latching period during the first latching period, for example, at a time point half the first latching period. The latch 321a of the data latch circuit 320a latches the pixel data of the first scan Line (e.g., Line N) during the first latch period, and the latch 321b of the data latch circuit 320b latches the pixel data of the second scan Line (e.g., Line N +1) during the second latch period.

After the first latch period starts, i.e., after the latches 321a of the data latch circuit 320a latch the respective portions of the pixel data (e.g., the pixel data of Line N), the digital-analog converter 330a converts (changes) the respective portions of the latched pixel data to output the converted result (gamma voltage) to the input terminal of the input stage circuit 451a during the first latch period. In the first period, the switch 340a is turned ON (labeled "ON") and the switch 340b is turned OFF (labeled "OFF"), so that the output buffer circuit 350 or 450 can selectively output the first driving signal to the data line 31_1 according to the gamma voltage generated by the dac 330 a. Similarly, after the second latch period starts, i.e., after the latches 321b of the data latch circuit 320b latch respective portions of the pixel data (e.g., pixel data of Line N +1), the digital-analog converter 330b converts (changes) the respective portions of the latched pixel data to output the converted result (gamma voltage) to the input terminal of the input stage circuit 451a during the second latch period. In the second period, the switch 340b is turned ON (labeled "ON") and the switch 340b is turned OFF (labeled "OFF"), so that the output buffer circuit 350 or 450 can selectively output the second driving signal to the data line 31_1 according to the gamma voltage generated by the DAC 330b

It should be noted that the digital-to-analog converter 330b may start precharging the input of the input stage circuit while the digital-to-analog converter 330a is still charging the input of the input stage circuit.

Fig. 6 is a block diagram of a channel circuit 600 according to another embodiment of the invention. The channel circuit 600 shown in fig. 6 includes a latch 310, a data latch circuit 320a, a data latch circuit 320b, a digital-to-analog converter 330a, a digital-to-analog converter 330b, a switch 340a, a switch 340b, and an output buffer circuit 450. The channel circuit 600, the latch 310, the data latch circuit 320a, the data latch circuit 320b, the digital-analog converter 330a, the digital-analog converter 330b, the switch 340a, the switch 340b, and the output buffer circuit 450 shown in fig. 6 can refer to the description of the channel circuit 400, the latch 310, the data latch circuit 320a, the data latch circuit 320b, the digital-analog converter 330a, the digital-analog converter 330b, the switch 340a, the switch 340b, and the output buffer circuit 450 shown in fig. 4, and therefore, the description thereof will not be repeated. Similar to fig. 4, in this embodiment, the gain and output stage circuit 452 may be shared by the input stage circuits 451a, 451 b. One of the output signals generated by the digital-to-analog converters 330a, 330b can be transmitted to the gain and output stage circuit 452 according to whether the switches 340a, 340b are turned on, and the digital-to-analog converters 330a, 330b can be regarded as a two-group digital-to-analog converter (e.g., an 8-bit digital-to-analog converter), respectively convert the data from the latches 840a, 840b, and output respective half ranges (e.g., 0 to 127, 128 to 255 gamma voltage levels) of the entire ranges (e.g., 0 to 255 gamma voltage levels) of the gamma voltage levels output from the gamma voltage generation circuit (not shown).

In the embodiment shown in fig. 6, for each value of the pixel data, which of the digital-to-analog converters 330a, 330b converts the pixel data depends on the number of the pixel data. For example, for each value of pixel data, one of the digital-to-analog converters 330a, 330b is active to perform pixel data conversion, and the other of the digital-to-analog converters 330a, 330b is inactive (idle). The data latch circuit 320a is used for loading data according to a first loading timing which is dependent on a first switching timing of the switch 340 a. The data latch circuit 320b is used for loading data according to a second loading timing which is dependent on the second switching timing of the switch 340 b.

In the embodiment shown in fig. 6, the range of values of the pixel data PD is divided into a plurality of sub-ranges, wherein the sub-ranges include a first sub-range and a second sub-range. The output voltage range of the digital-to-analog converter 330a is different from the output voltage range of the digital-to-analog converter 330b, the output voltage range of the digital-to-analog converter 330a is related to the first sub-range of the pixel data PD, and the output voltage range of the digital-to-analog converter 330b is related to the second sub-range of the pixel data PD. The gamma circuits (not shown in fig. 6) respectively provide a first gamma voltage having a first level range and a second gamma voltage having a second level range to the digital-to-analog converters 330a, 330b, wherein the first level range and the second level range are the same. The first sub-range and the second sub-range are respectively a high range and a low range of the numerical range of the pixel data. The first sub-range and the second sub-range do not overlap. When the value of the pixel data belongs to the first sub-range, the digital-to-analog converter 330a acts to convert the pixel data. When the value of the pixel data does not belong to the first sub-range, the digital-to-analog converter 330a does not operate. When the value of the pixel data belongs to the second sub-range, the digital-to-analog converter 330b acts to convert the pixel data. When the value of the pixel data does not belong to the second sub-range, the digital-to-analog converter 330b does not operate.

When the pixel data PD belongs to the first sub-range, the data latch circuit 320a latches and outputs a first respective portion of the bit data of the pixel data PD to the input terminal of the digital-to-analog converter 330a, and the output buffer circuit 450 selects to output a first drive signal related to a signal of a first input terminal of the output buffer circuit 450 via the output terminal of the output buffer circuit 450. When the pixel data PD belongs to the second sub-range, the data latch circuit 320b latches and outputs a first respective portion of the bit data of the pixel data PD to the input terminal of the digital-to-analog converter 330b, and the output buffer circuit 450 selects to output a second drive signal related to a signal of a second input terminal of the output buffer circuit 450 via the output terminal of the output buffer circuit 450.

In the embodiment shown in fig. 6, the first control terminal of the latch 321a and the first control terminal of the latch 321b are both controlled by the same loading signal LD. The input of the latch 321a and the input of the latch 321b are both coupled to the latch 310. The input of latch 321a and the input of latch 321b may receive a first respective portion of the bit data of pixel data PD. The second control terminal of the latch 321a and the second control terminal of the latch 321b may receive a second respective portion of bit data of the pixel data PD, i.e., at least one bit of the pixel data PD. The latch 321a is used to load the pixel data according to the second respective portion of the bit data of the pixel data PD. The latch 321b is used to load the pixel data according to the second respective portion of the bit data of the pixel data PD. The length of time during which the load signal LD is loaded is equal to the length of time during which the line of each of the latches 321a, 321b latches. When the pixel data PD belongs to the first sub-range and the loading signal LD is enabled, the latch 321a latches and outputs a first respective portion of the bit data of the pixel data PD. When the pixel data PD belongs to the second sub-range and the loading signal LD is enabled, the latch 321b latches and outputs a second respective portion of the bit data of the pixel data PD.

The first switching timing of the switch 340a is at least one bit depending on the pixel data PD, and the second switching timing of the switch 340b is at least one bit depending on the pixel data PD. For example, the pixel data PD includes a most significant bit Ma (MSB) and other bits (e.g., a first respective portion of the bit data). The other bits include a least significant bit Mc (LSB). The level shifter 322a may transfer the pixel data latched by the latch 321a to the digital-to-analog converter 330a, and the level shifter 322b may transfer the pixel data latched by the latch 321b to the digital-to-analog converter 330 b. In addition, the potential shifter 322a may transmit the most significant bit Ma of the pixel data to the control terminal of the switch 340a, and the potential shifter 322b may transmit the inverted phase Mb of the most significant bit Ma of the pixel data to the control terminal of the switch 340 b.

In this embodiment, each of the latches 312a, 312b may be controlled by the load signal LD and at least one bit (e.g., MSB data) of data (e.g., 8-bit data) output from the latch 310. Other bits of data (e.g., 7-bit data) output from the latch 310 may be provided to the latches 312a, 312b in accordance with at least one bit (e.g., MSB data). For example, when the value of MSB is "1", the latch 312b latches 7-bit data of 8-bit data output from the latch 310, and then supplies the latched data to the digital-to-analog converter 330 a. On the contrary, when the value of the MSB is "0", the latch 312a latches 7-bit data of the 8-bit data output from the latch 310, and then supplies the latched data to the digital-to-analog converter 330 a. Therefore, when the holding of the MSB is unchanged, only one digital-to-analog converter operates to output respective sub-ranges of the entire range of the gamma voltage output from the gamma voltage generation circuit, and the other digital-to-analog converter does not operate. When the MSB is changed, the operating digital-to-analog converter and the non-operating digital-to-analog converter are changed to the non-operating digital-to-analog converter and the operating digital-to-analog converter, respectively.

FIG. 7 is a signal timing diagram illustrating the circuit of FIG. 6 according to one embodiment of the present invention. The embodiment shown in fig. 7 can be analogized with reference to the related description of fig. 5. As can be understood from the waveforms shown in fig. 7, the output voltage range of the digital-to-analog converter 330a is different from that of the digital-to-analog converter 330 b. When the most significant bit Ma is logic "1" (i.e., the inverted phase Mb is logic "0"), that is, when the pixel data PD belongs to the first sub-range, the data latch circuit 320a may latch and output the first respective portion of the bit data of the pixel data PD to the input terminal of the digital-to-analog converter 330a, and the digital-to-analog converter 330a may output the corresponding gamma voltage to the input terminal of the input stage circuit 451 a. When the most significant bit Ma is a logic "1" (i.e., the inverted bit Mb is a logic "0"), the switch 340a is turned on and the switch 340b is turned off, so that the gain and output stage circuit 452 can select to output the first driving signal related to the signal at the input terminal of the input stage circuit 451a to the data line 31_ 1.

When the most significant bit Ma is a logic "0" (i.e., the inverted phase Mb is a logic "1"), that is, when the pixel data PD belongs to the second sub-range, the data latch circuit 320b may latch and output the first respective portion of the bit data of the pixel data PD to the input terminal of the digital-to-analog converter 330b, and the digital-to-analog converter 330b may output the corresponding gamma voltage to the input terminal of the input stage circuit 451 b. When the most significant bit Ma is logic "0" (i.e., the inverted bit Mb is logic "1"), the switch 340a is turned off and the switch 340b is turned on, so that the gain and output stage circuit 452 can select to output the second driving signal related to the signal at the input terminal of the input stage circuit 451b to the data line 31_ 1.

Fig. 8 is a block diagram of a channel circuit 800 according to another embodiment of the invention. The channel circuit 800 shown in fig. 8 includes a latch 310, a latch 820, a potential shifter 830, a data latch circuit 840a, a data latch circuit 840b, a digital-to-analog converter 330a, a digital-to-analog converter 330b, a switch 340a, a switch 340b, and an output buffer circuit 450. The channel circuit 800, the latch 310, the digital-to-analog converter 330a, the digital-to-analog converter 330b, the switch 340a, the switch 340b, and the output buffer circuit 450 shown in fig. 8 can refer to the channel circuit 600, the latch 310, the digital-to-analog converter 330a, the digital-to-analog converter 330b, the switch 340a, the switch 340b, and the output buffer circuit 450 shown in fig. 6, and therefore, the description thereof will not be repeated. Latch 820 of fig. 8 can be described with reference to latch 321a and latch 321b of fig. 6, and potential shifter 830 of fig. 8 can be described with reference to potential shifter 322a and potential shifter 322b of fig. 6. The main difference between FIG. 6 and FIG. 8 is that latches 820 of FIG. 8 share a potential shifter 830. The data latch circuits 840a and 840b shown in fig. 8 can be described with reference to the data latch circuits 211_1 and 211_ m shown in fig. 2. Similar to fig. 6, the gain and output stage circuit 452 may be shared by the input stage circuits 451a, 451 b. One of the output signals generated by the digital-to-analog converters 330a, 330b can be transmitted to the gain and output stage circuit 452 according to whether the switches 340a, 340b are turned on, and the digital-to-analog converters 330a, 330b can be regarded as a two-group digital-to-analog converter (e.g., an 8-bit digital-to-analog converter), respectively convert the data from the latches 840a, 840b, and output respective half ranges (e.g., 0 to 127, 128 to 255 gamma voltage levels) of the entire ranges (e.g., 0 to 255 gamma voltage levels) of the gamma voltage levels output from the gamma voltage generation circuit (not shown).

In the embodiment shown in FIG. 8, data latch circuits 840a and 840b receive the first respective portions of bit data of pixel data from potential shifter 830. The output terminal of the data latch circuit 840a is coupled to the input terminal of the digital-to-analog converter 330 a. The output terminal of the data latch circuit 840b is coupled to the input terminal of the digital-to-analog converter 330 b.

In one example, the level shifter 830 outputs 8 bits of data, at least one bit of data (e.g., the MSB and inverted MSB as bits Ma and Mb, respectively) to the switches 340a, 340b, and the other 7 bits of LSB data to each of the latches 840a, 840 b.

Specifically, when the most significant bit Ma is logic "1" (i.e., the inverse phase Mb is logic "0"), i.e., when the pixel data PD belongs to the first sub-range, the data latch circuit 840a latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the digital-to-analog converter 330a, and the digital-to-analog converter 330a may output the corresponding gamma voltage to the input terminal of the input stage circuit 451 a. When the most significant bit Ma is a logic "1" (i.e., the inverted bit Mb is a logic "0"), the switch 340a is turned on and the switch 340b is turned off, so that the gain and output stage circuit 452 can select to output the first driving signal related to the signal at the input terminal of the input stage circuit 451a to the data line 31_ 1.

When the most significant bit Ma is a logic "0" (i.e., the inverted phase Mb is a logic "1"), i.e., when the pixel data PD belongs to the second sub-range, the data latch circuit 840b latches and outputs the first respective portion of the bit data of the pixel data to the input terminal of the digital-to-analog converter 330b, and the digital-to-analog converter 330b may output the corresponding gamma voltage to the input terminal of the input stage circuit 451 b. When the most significant bit Ma is logic "0" (i.e., the inverted bit Mb is logic "1"), the switch 340a is turned off and the switch 340b is turned on, so that the gain and output stage circuit 452 can select to output the second driving signal related to the signal at the input terminal of the input stage circuit 451b to the data line 31_ 1.

The above embodiment divides the range of values of the pixel data PD into the first sub-range and the second sub-range according to the most significant bit of the pixel data PD. In any case, the manner of dividing the numerical range of the pixel data PD should not be limited to the above-described embodiment. The slicing manner of the range of the pixel data PD may be determined according to design requirements.

Fig. 9 is a block diagram of a channel circuit 900 according to a further embodiment of the present invention. The channel circuit 900 shown in fig. 9 includes a latch 310, a data latch circuit 320a, a data latch circuit 320b, a digital-to-analog converter 330a, a digital-to-analog converter 330b, a switch 340a, a switch 340b, and an output buffer circuit 450. The channel circuit 900, the latch 310, the data latch circuit 320a, the data latch circuit 320b, the digital-analog converter 330a, the digital-analog converter 330b, the switch 340a, the switch 340b, and the output buffer circuit 450 shown in fig. 9 can be described with reference to fig. 6, and therefore, description thereof will not be repeated. In this embodiment, the gain and output stage circuit 452 may be shared by the input stage circuits 451a, 451 b. Depending on whether the switches 340a, 340b are turned on, one of the output signals generated by the digital-to-analog converters 330a, 330b may be transmitted to the gain and output stage circuit 452.

In the embodiment shown in FIG. 9, the data latch circuit 320a includes a latch 321a, a level shifter 322a and a combinational logic circuit 323, and the data latch circuit 320b includes a latch 321b and a level shifter 322 b. The plurality of gamma voltage levels output from the gamma voltage generating circuit (not shown) are divided into two groups and supplied to the digital-to-analog converters 330a, 330b, respectively. The combinational logic 323 can determine how to allocate the data latched by the latch 310 to the latches 321a, 321b, and then converted by the digital-to-analog converters 330a, 330b, respectively.

In one embodiment, the combinational logic circuit 323 can determine whether the pixel data PD belongs to the first sub-range or the second sub-range. The first sub-range and the second sub-range may be defined according to design requirements. When the pixel data PD belongs to the first sub-range, the combinational logic circuit 323 may output the determination result 323a to the latch 321 a. When the pixel data PD belongs to the second sub-range, the combinational logic circuit 323 may output the determination result 323b to the latch 321 b.

The input of latch 321a is to receive the first respective portion of bit data of pixel data PD. When the determination result 323a indicates that the pixel data PD belongs to the first sub-range and the loading signal LD is enabled, the latch 321a latches and outputs the first respective portion of the bit data of the pixel data PD. An input of the level shifter 322a is coupled to an output of the first latch 321 a. The output terminal of the level shifter 322a is coupled to the input terminal of the digital-to-analog converter 330 a. The input of latch 321b is to receive a first respective portion of the bit data of pixel data PD. When the determination result 323b indicates that the pixel data PD belongs to the second sub-range and the loading signal LD is enabled, the second latch 321b latches and outputs the first respective portion of the bit data of the pixel data PD. The input of level shifter 322b is coupled to the output of latch 321 b. The output terminal of the level shifter 322b is coupled to the input terminal of the digital-to-analog converter 330 b.

When the pixel data PD belongs to the first sub-range, the latch 321a may latch and output the pixel data PD, and thus the digital-to-analog converter 330a may output a corresponding gamma voltage to the input terminal of the input stage circuit 451 a. When the most significant bit Ma is a logic "1" (i.e., the inverted bit Mb is a logic "0"), the switch 340a is turned on and the switch 340b is turned off, so that the gain and output stage circuit 452 can select to output the first driving signal related to the signal at the input terminal of the input stage circuit 451a to the data line 31_ 1.

When the pixel data PD belongs to the second sub-range, the latch 321b may latch and output the pixel data PD, and thus the digital-to-analog converter 330b may output a corresponding gamma voltage to the input terminal of the input stage circuit 451 b. When the most significant bit Ma is logic "0" (i.e., the inverted bit Mb is logic "1"), the switch 340a is turned off and the switch 340b is turned on, so that the gain and output stage circuit 452 can select to output the second driving signal related to the signal at the input terminal of the input stage circuit 451b to the data line 31_ 1.

For example, the latch 310 latches 8 bits of data. At least one bit of the 8-bit data (e.g., 8 bits) output from the latch 310 may be provided to the combinational logic circuit 323, and the 8-bit data output from the latch 310 may also be provided to each of the latches 321a, 321 b. In addition, the combinational logic circuit 323 may provide at least one bit of data (e.g., 1 bit) to each of the latches 321a, 321 b. Thus, each of the latches 321a, 321b may latch 9 bits of data (one bit from the combinational logic circuit 323 and the other 8 bits from the latch 310), and may then respond by a bit from the combinational logic circuit 323 to latch a respective sub-range of the full range of data from the latch 310. At least one bit (e.g., MSB bit) output from each of the latches 321a, 321b may be provided to a corresponding one of the switches 340a, 340b, and the other seven bits output from the latches 321a, 321b may be provided to a corresponding one of the digital-to-analog converters 330a, 330 b.

Fig. 10 is a block diagram of a channel circuit 1000 according to another embodiment of the invention. The channel circuit 1000 shown in fig. 10 includes a latch 310, a data latch circuit 1020a, a data latch circuit 1020b, a data latch circuit 1020c, a data latch circuit 1020d, a digital-analog converter 330a, a digital-analog converter 330b, a digital-analog converter 330c, a digital-analog converter 330d, a switch 340a, a switch 340b, a switch 340c, a switch 340d, and an output buffer circuit 1050. The channel circuit 1000, the latch 310, and the output buffer circuit 1050 shown in fig. 10 can be described with reference to the channel circuit 900, the latch 310, and the output buffer circuit 450 shown in fig. 9, and therefore, the description thereof will not be repeated. The data latch circuit 1020a, the data latch circuit 1020b, the data latch circuit 1020c, and the data latch circuit 1020d shown in fig. 10 can be analogized by referring to the description of the data latch circuit 320a and the data latch circuit 320b shown in fig. 9, the digital-to-analog converter 330a, the digital-to-analog converter 330b, the digital-to-analog converter 330c, and the digital-to-analog converter 330d shown in fig. 10 can be analogized by referring to the description of the digital-to-analog converter 330a and the digital-to-analog converter 330b shown in fig. 9, and the switch 340a, the switch 340b, the switch 340c, and the switch 340d shown in fig. 10 can be analogized by referring to the description of the switch 340a and. The gamma voltage generating circuits (not shown) may provide a plurality of groups of gamma voltage levels to the digital-to-analog converters 330a, 330b, 330c, 330d, respectively. In some embodiments, each digital-to-analog converter can operate in a sub-range of the full range of gamma voltages output by the gamma voltage generation circuit. For example, the digital-to-analog converters 330a, 330b, 330c, 330d may receive 192-255, 128-191, 64-127, 0-63 gamma voltage levels, respectively.

In the embodiment shown in FIG. 10, the output terminal of the data latch circuit 1020a is coupled to the input terminal of the DAC 330a, the output terminal of the data latch circuit 1020b is coupled to the input terminal of the DAC 330b, the output terminal of the data latch circuit 1020c is coupled to the input terminal of the DAC 330c, and the output terminal of the data latch circuit 1020d is coupled to the input terminal of the DAC 330 d. An output terminal of the digital-to-analog converter 330a is coupled to a first input terminal of the output buffer circuit 1050, an output terminal of the digital-to-analog converter 330b is coupled to a second input terminal of the output buffer circuit 1050, an output terminal of the digital-to-analog converter 330c is coupled to a third input terminal of the output buffer circuit 1050, and an output terminal of the digital-to-analog converter 330d is coupled to a fourth input terminal of the output buffer circuit 1050.

In the embodiment shown in fig. 10, the output buffer circuit 1050 includes an input stage circuit 451a, an input stage circuit 451b, an input stage circuit 451c, an input stage circuit 451d, and a gain and output stage circuit 452. The input stage circuit 451a, the input stage circuit 451b, the input stage circuit 451c, and the input stage circuit 451d shown in fig. 10 can be analogized with reference to the description of the input stage circuit 451a and the input stage circuit 451b shown in fig. 9, and the gain and output stage circuit 452 shown in fig. 10 can be analogized with reference to the description of the gain and output stage circuit 452 shown in fig. 9, and therefore, the description will not be repeated. In this embodiment, the gain and output stage circuit 452 may be shared by the input stage circuits 451a, 451b, 451c, 451 d. Depending on whether the switches 340a, 340b, 340c, 340d are on, one of the output signals generated by the digital-to-analog converters 330a, 330b, 330c, 330d may be passed to the gain and output stage circuit 452.

In the embodiment shown in FIG. 10, the data latch circuit 1020a comprises a latch 321a, a potential shifter 322a and a combinational logic circuit 1023a, the data latch circuit 320b comprises a latch 321b, a potential shifter 322b and a combinational logic circuit 1023b, the data latch circuit 320c comprises a latch 321c, a potential shifter 322c and a combinational logic circuit 1023c, and the data latch circuit 320d comprises a latch 321d, a potential shifter 322d and a combinational logic circuit 1023 d. The description of the latches 321a, 321b, 321c and 321d in FIG. 10 can be analogized by referring to the description of the latches 321a and 321b in FIG. 9, and the descriptions of the potential shifters 322a, 322b, 322c and 322d in FIG. 10 can be analogized by referring to the description of the potential shifters 322a and 322b in FIG. 9, so that the description is not repeated. In this embodiment, each latch 321 a-321 d responds under the control of the combinational logic circuit 1023 a-1023 d to latch a respective sub-range of the full range of data from latch 310. For example, the latch 310 latches 8 bits of data. At least one bit (e.g., 2 MSB bits) of the 8-bit data (e.g., 8 bits) output from the latch 310 may be provided to the combinational logic circuits 1023a to 1023d, and the 6-bit data output from the latch 310 may also be provided to each of the latches 321a to 321 d. In addition, the combinational logic circuits 1023a to 1023d may provide at least one bit of data (e.g., 1 bit) to each of the latches 321a to 321 d. Thus, each of the latches 321 a-321 d may latch 7 bits of data (one bit from the corresponding combinational logic circuit and the other 6 bits from the latch 310), and may then respond by the bit from the corresponding combinational logic circuit to latch a respective sub-range of the full range of data from the latch 310. A bit (e.g., MSB bit) output from each of the latches 321 a-321 d may be provided to a corresponding one of the switches 340 a-340 d.

In the embodiment shown in FIG. 10, pixel data PD includes a first portion of bit data PD2 and a second portion of bit data PD 1. For convenience of explanation, it is assumed here that the second partial bit data PD1 is the most significant bit (two bits) of the pixel data PD, and the first partial bit data PD2 is the other significant bit of the pixel data PD.

In the embodiment shown in fig. 10, the range of values of the pixel data PD is divided into a first sub-range, a second sub-range, a third sub-range and a fourth sub-range. The first sub-range, the second sub-range, the third sub-range and the fourth sub-range may be defined according to design requirements. The output voltage ranges of the digital-to-analog converter 330a, the digital-to-analog converter 330b, the digital-to-analog converter 330c, and the digital-to-analog converter 330d are different from each other. The output voltage range of the digital-to-analog converter 330a is related to the first sub-range of the pixel data PD, the output voltage range of the digital-to-analog converter 330b is related to the second sub-range of the pixel data PD, the output voltage range of the digital-to-analog converter 330c is related to the third sub-range of the pixel data PD, and the output voltage range of the digital-to-analog converter 330d is related to the fourth sub-range of the pixel data PD.

The combinational logic circuit 1023a shown in fig. 10 can determine whether the pixel data PD belongs to the first sub-range according to the second partial bit data PD1 of the pixel data PD and output the determination result to the latch 321 a. The combinational logic circuit 1023b can determine whether the pixel data PD belongs to the second sub-range according to the second partial bit data PD1 of the pixel data PD and output the determination result to the latch 321 b. The combinational logic circuit 1023c may determine whether the pixel data PD belongs to the third sub-range according to the second partial bit data PD1 of the pixel data PD and output the determination result to the latch 321 c. The combinational logic circuit 1023d can determine whether the pixel data PD belongs to the fourth sub-range according to the second partial bit data PD1 of the pixel data PD and output the determination result to the latch 321 d.

When the determination result of the combinational logic circuit 1023a indicates that the pixel data PD belongs to the first sub-range and the loading signal LD is enabled, the latch 321a latches and outputs the first partial bit data PD2 of the pixel data PD. When the pixel data PD belongs to the first sub-range, the output terminal of the output buffer circuit 1050 selects to output the first driving signal related to the signal at the first input terminal of the output buffer circuit 1050. When the determination result of the combinational logic circuit 1023b indicates that the pixel data PD belongs to the second sub-range and the loading signal LD is enabled, the latch 321b latches and outputs the first partial bit data PD2 of the pixel data PD. When the pixel data PD belongs to the second sub-range, the output terminal of the output buffer circuit 1050 selects to output the second driving signal related to the signal at the second input terminal of the output buffer circuit 1050. When the determination result of the combinational logic circuit 1023c indicates that the pixel data PD belongs to the third sub-range and the loading signal LD is enabled, the latch 321c latches and outputs the first partial bit data PD2 of the pixel data PD. When the pixel data PD belongs to the third sub-range, the output terminal of the output buffer circuit 1050 selects to output the third driving signal related to the signal at the third input terminal of the output buffer circuit 1050. When the determination result of the combinational logic circuit 1023d indicates that the pixel data PD belongs to the fourth sub-range and the loading signal LD is enabled, the latch 321d latches and outputs the first partial bit data PD2 of the pixel data PD. When the pixel data PD belongs to the fourth sub-range, the output terminal of the output buffer circuit 1050 selects to output the fourth driving signal related to the signal at the fourth input terminal of the output buffer circuit 1050.

Fig. 11 is a block diagram of a channel circuit 1100 according to yet another embodiment of the invention. The channel circuit 1100 shown in fig. 11 can be described with reference to the channel circuit 210_1 shown in fig. 2, the channel circuit 300 shown in fig. 3, or the channel circuit 400 shown in fig. 4. In the embodiment shown in fig. 11, the channel circuit 1100 includes a latch 310, a data latch circuit 320a, a data latch circuit 320b, a digital-to-analog converter 330a, a digital-to-analog converter 330b, a switch 340a, a switch 340b, and an output buffer circuit 1150. The latch 310, the data latch circuit 320a, the data latch circuit 320b, the digital-analog converter 330a, the digital-analog converter 330b, the switch 340a, and the switch 340b shown in fig. 11 can be described with reference to the latch 310, the data latch circuit 320a, the data latch circuit 320b, the digital-analog converter 330a, the digital-analog converter 330b, the switch 340a, and the switch 340b shown in fig. 4, and thus, description thereof will not be repeated.

In the embodiment shown in fig. 11, the output buffer circuit 1150 includes an input and gain stage circuit 1151a, an input and gain stage circuit 1151b, and an output stage circuit 1152. The embodiment does not limit the implementation of the input and gain stage circuit 1151a, the input and gain stage circuit 1151b, and the output stage circuit 1152. For example, in some embodiments, the input and gain stage circuit 1151a and/or the input and gain stage circuit 1151b may comprise an input stage circuit and a gain stage circuit of an existing amplifier, or the input and gain stage circuit 1151a and/or the input and gain stage circuit 1151b may be other types of input stage circuits. The output stage circuit 1152 may include an output stage circuit (or other type of output stage circuit) of an existing amplifier. In this implementation, the output stage circuit 1152 may be shared by the input and gain stages 1151a, 1151 b. Depending on whether the switches 340a, 340b are on, one of the output signals generated by the input and gain stages 1151a, 1151b may be passed to the output stage circuit 1152.

The input of the input and gain stage circuit 1151a may be used as the first input of the output buffer circuit 1150, i.e., the input of the input and gain stage circuit 1151a is coupled to the output of the digital-to-analog converter 330 a. A first terminal of the switch 340a is coupled to an output terminal of the input and gain stage circuit 1151 a. The input of the input and gain stage circuit 1151b may be used as the second input of the output buffer circuit 1150, i.e., the input of the input and gain stage circuit 1151b is coupled to the output of the digital-to-analog converter 330 b. A first terminal of the switch 340b is coupled to an output terminal of the input and gain stage circuit 1151 b. The input terminal of the output stage circuit 1152 is coupled to the second terminal of the switch 340a and the second terminal of the switch 340 b. The output terminal of the output stage circuit 1152 may be used as the output terminal of the output buffer circuit 1150.

During the first period, the digital-to-analog converter 330a may output the gamma voltage to the input terminal of the input and gain stage circuit 1151a, the switch 340a is turned on and the switch 340b is turned off, so that the output stage circuit 1152 may select to output the first driving signal with respect to the signal input to the input terminal of the input and gain stage circuit 1151a to the data line 31_ 1. During the first period, the data latch circuit 320b may latch and output a respective part or all of bit data of the pixel data to the input terminal of the digital-to-analog converter 330b, so that the digital-to-analog converter 330b may charge the input terminal of the input and gain stage circuit 1151b in advance.

In a second period after the first period, the data latch circuit 320a may latch and output a respective part or all of the bit data of the pixel data to the input terminal of the digital-to-analog converter 330a, so that the digital-to-analog converter 330a may charge the input terminal of the input and gain stage circuit 1151a in advance. During the second period, the digital-to-analog converter 330b may output the gamma voltage to the input terminal of the input and gain stage circuit 1151b, the switch 340a is turned off and the switch 340b is turned on, so that the output stage circuit 1152 may select to output the second driving signal with respect to the signal input to the input terminal of the input and gain stage circuit 1151b to the data line 31_ 1.

Fig. 12 is a block diagram of a channel circuit 1200 according to a further embodiment of the invention. The channel circuit 1200 shown in fig. 12 can refer to the related description of the channel circuit 210_1 shown in fig. 2, the channel circuit 300 shown in fig. 3, or the channel circuit 400 shown in fig. 4. In the embodiment shown in fig. 12, the channel circuit 1200 includes a latch 310, a data latch circuit 320a, a data latch circuit 320b, a digital-to-analog converter 330a, a digital-to-analog converter 330b, a switch 340a, a switch 340b, and an output buffer circuit 1250. The latch 310, the data latch circuit 320a, the data latch circuit 320b, the digital-analog converter 330a, the digital-analog converter 330b, the switch 340a, and the switch 340b shown in fig. 12 can be described with reference to the latch 310, the data latch circuit 320a, the data latch circuit 320b, the digital-analog converter 330a, the digital-analog converter 330b, the switch 340a, and the switch 340b shown in fig. 4, and thus, description thereof will not be repeated.

In the embodiment shown in fig. 12, the output buffer circuit 1250 includes an output buffer 1251a and an output buffer 1251 b. The embodiment is not limited to the embodiments of the output buffer 1251a and the output buffer 1251 b. For example, in some embodiments, the output buffers 1251a and 1251b may comprise existing output buffers or other types of output buffer circuits. An input terminal of the output buffer 1251a can be used as a first input terminal of the output buffer circuit 1250, i.e., an input terminal of the output buffer 1251a is coupled to an output terminal of the digital-to-analog converter 330 a. A first terminal of the switch 340a is coupled to an output terminal of the output buffer 1251 a. A second terminal of the switch 340a may be used as an output terminal of the output buffer circuit 1250. An input terminal of the output buffer 1251b can be used as a second input terminal of the output buffer circuit 1250, i.e., an input terminal of the output buffer 1251b is coupled to an output terminal of the digital-to-analog converter 330 b. A first terminal of the switch 340b is coupled to an output terminal of the output buffer 1251 b. The second terminal of the switch 340b is coupled to the second terminal of the switch 340 a. In this embodiment, the output buffers 1251a and 1251b have respective output stage circuits. Depending on whether the switches 340a, 340b are turned on, one of the output signals generated by the output buffers 1251a and 1251b can be transmitted to the display panel 30.

During the first period, the digital-to-analog converter 330a may output the gamma voltage to the input terminal of the output buffer 1251a, the switch 340a is turned on and the switch 340b is turned off, so that the output buffer 1251a may output a first driving signal with respect to a signal of the input terminal of the output buffer 1251a to the data line 31_ 1. During the first period, the data latch circuit 320b may latch and output a respective part or all of bit data of the pixel data to the input terminal of the digital-to-analog converter 330b, so that the digital-to-analog converter 330b may charge the input terminal of the output buffer 1251b in advance.

In a second period after the first period, the data latch circuit 320a may latch and output a respective part or all of the bit data of the pixel data to the input terminal of the digital-to-analog converter 330a, so that the digital-to-analog converter 330a may charge the input terminal of the output buffer 1251a in advance. During the second period, the digital-to-analog converter 330b may output the gamma voltage to the input terminal of the output buffer 1251b, the switch 340a is turned off and the switch 340b is turned on, so that the output buffer 1251b may select to output the second driving signal with respect to the signal of the input terminal of the output buffer 1251b to the data line 31_ 1.

To summarize, the channel circuit of the source driver according to the embodiments of the present invention has a plurality of digital-to-analog converters. Any of the digital-to-analog converters can charge and discharge (i.e., output an analog signal) a corresponding one of the signal paths of the output buffer circuit. When one of the digital-to-analog converters charges and discharges one of the signal paths, the other corresponding signal path of the signal paths of the output buffer circuit can provide a corresponding driving signal to the data line of the display panel. The switching operation between these signal paths is beneficial to the improvement of the operating frequency of the display panel.

Finally, it should be noted that: the above embodiments are only used to illustrate the technical solution of the present invention, and not to limit the same; while the invention has been described in detail and with reference to the foregoing embodiments, it will be understood by those skilled in the art that: the technical solutions described in the foregoing embodiments may still be modified, or some or all of the technical features may be equivalently replaced; and the modifications or the substitutions do not make the essence of the corresponding technical solutions depart from the scope of the technical solutions of the embodiments of the present invention.

37页详细技术资料下载
上一篇:一种医用注射器针头装配设备
下一篇:显示面板及显示装置

网友询问留言

已有0条留言

还没有人留言评论。精彩留言会获得点赞!

精彩留言,会给你点赞!

技术分类