Digital isolator for resisting high-level common mode transient interference
阅读说明:本技术 抗高位准共模瞬时干扰的数字隔离器 (Digital isolator for resisting high-level common mode transient interference ) 是由 李冠舜 吴思贤 于 2019-09-12 设计创作,主要内容包括:一种抗高位准共模瞬时干扰的数字隔离器,包括一发送端电路、一接收端电路、以及连接于其中的一隔离屏障。其中,发送端电路电性连接于一第一接地电压,接收端电路电性连接于一第二接地电压。所述的接收端电路更包括一对电阻、一快速侦测电路、以及一解调变电路。通过应用本发明所公开的电路架构,其可成功抑制现有的共模电压及其噪声。除此之外,接收端的输出电压亦可与输入电压达到同步,并且不具有信号传播延迟的问题。(A digital isolator for resisting high-level common mode transient interference comprises a sending end circuit, a receiving end circuit and an isolation barrier connected in the sending end circuit and the receiving end circuit. The transmitting end circuit is electrically connected to a first grounding voltage, and the receiving end circuit is electrically connected to a second grounding voltage. The receiving end circuit further comprises a pair of resistors, a fast detection circuit and a demodulation circuit. By applying the circuit architecture disclosed by the invention, the existing common mode voltage and the noise thereof can be successfully suppressed. In addition, the output voltage of the receiving end can be synchronous with the input voltage, and the problem of signal propagation delay is avoided.)
1. A digital isolator resistant to high-level common-mode transient interference, comprising:
a transmitting end circuit having an input end connected to an input signal for generating a set of differential signals according to the input signal, wherein the transmitting end circuit is electrically connected to a first ground voltage;
an isolation barrier having two input terminals and two output terminals, wherein the two input terminals are connected to the set of differential signals of the sending terminal circuit; and
a receiving end circuit having a set of input terminals connected to the two output terminals of the isolation barrier to generate an output signal, wherein the receiving end circuit is electrically connected to a second ground voltage, and the receiving end circuit includes a pair of resistors, a fast detection circuit and a demodulation circuit, two first terminals of the pair of resistors are respectively connected to one output terminal of the isolation barrier, two second terminals of the pair of resistors are commonly connected to one input terminal of the fast detection circuit, an output terminal of the fast detection circuit and the input terminal of the fast detection circuit are a common connection point, and the demodulation circuit is connected to the two first terminals of the pair of resistors to generate the output signal.
2. The digital isolator according to claim 1, wherein the isolation barrier comprises a first capacitor and a second capacitor, the first capacitor and the second capacitor being connected between an output terminal of the transmitter circuit and an input terminal of the receiver circuit.
3. The digital isolator according to claim 1, wherein the pair of resistors comprises a first resistor and a second resistor, the first resistor and the second resistor being connected between an input of the demodulation circuit and the fast detection circuit.
4. The digital isolator according to claim 1, wherein the fast detection circuit comprises a detection circuit and a current source circuit, the detection circuit comprises a source current type transient control unit and a sink current type transient control unit, the current source circuit comprises a source current type current source and a sink current type current source, and the output terminals of the source current type transient control unit and the sink current type transient control unit are respectively connected to the source current type current source and the sink current type current source to control the source current type current source and the sink current type current source to provide a compensation current.
5. The digital isolator according to claim 4, wherein the source current type transient control unit comprises an operational transconductance amplifier, a third resistor and a fourth resistor, the third resistor is connected between ground and the fourth resistor, the other end of the fourth resistor is further connected to the input terminal and the output terminal of the fast detection circuit, two input terminals of the operational transconductance amplifier are respectively connected to a common node of a reference voltage signal and the third resistor and the fourth resistor, and an output terminal of the operational transconductance amplifier is connected to the source current type current source.
6. The digital isolator according to claim 5, wherein the source current type current source is a P-type MOSFET.
7. The digital isolator according to claim 4, wherein the current sinking mode transient control unit comprises a fifth resistor and a first transistor, the fifth resistor is connected between ground and the source of the first transistor, the gate and the drain of the first transistor are commonly connected to the input terminal and the output terminal of the fast detection circuit, and the source of the first transistor is connected to the current sinking mode current source.
8. The digital isolator of claim 7, wherein the current sourcing type current source is an N-type mosfet.
9. The digital isolator of claim 7, wherein the first transistor is an N-type mosfet.
10. The digital isolator according to claim 4, wherein the source current source and the sink current source are each a P-type MOSFET and an N-type MOSFET connected in series between a high voltage level and ground, and the drain of the sink current source and the drain of the source current source are commonly connected to an output of the current source circuit.
11. The digital isolator according to claim 10, wherein the source of the source current source is connected to the high voltage level, and the gate of the source current source is connected to the output of the source current transient control unit.
12. The digital isolator according to claim 10, wherein the source of the current sinking current source is connected to the ground, and the gate of the current sinking current source is connected to the output of the current sinking transient control unit.
Technical Field
The present invention relates to an isolation circuit, and more particularly, to a digital isolator with high level common mode transient interference resistance without propagation delay and capable of ensuring data transmission reliability.
Background
It is known that the conventional isolation circuit can be implemented in two communication blocks, for example: an intermediate circuit provides galvanic isolation between a transmit circuit (TX) and a receive circuit (RX). Such isolation circuits are typically used to eliminate the inevitable ground loops and to protect the high voltage sensitive circuits. By using the isolation circuit, the electrical insulation and signal isolation between the circuits can be ensured, and reliable data transmission is established between two different communication circuits, so that the signals can not be interfered by fast transient common mode noise (fast transient common mode noise). In practical applications, since common mode noise is usually expected and interference caused by user operation is unavoidable, an isolation circuit that can ensure safety and reliability of signals during transmission naturally becomes an indispensable intermediate circuit. It is known that in some industrial applications susceptible to voltage surges, fast transients and high noise, isolation circuits have been widely used to ensure the safety and reliability of the transmitted signals.
Referring to fig. 1, a schematic diagram of a conventional isolation circuit architecture in the prior art is disclosed, in which two communication blocks: the transmitting
In view of the above, in order to ensure robustness (robustness) and reliability during signal transmission, the prior art is expected to improve Common Mode Transient Immunity (CMTI) capability in the circuit as much as possible, and in addition, efforts are made to improve performance of the isolation circuit. For example, US 9,257,836 discloses a common mode transient suppression circuit coupled to a receiving circuit to suppress transient interference in signals received by the receiving circuit, wherein the signals are transmitted from the transmitting end of the isolation barrier through optical, magnetic, inductive or other mechanisms. It is worth noting, however, that the data transmission process inevitably suffers from propagation delay (propagation delay) problem because a specific delay device or delay element must be used in such a design circuit. Another us patent 2017/0201399 also discloses an imitation photocoupler circuit with common mode transient immunity, which includes a voltage clamp circuit for coupling and receiving an input signal to provide a clamp signal; an oscillator coupled to receive the clamp signal and provide a differential output signal; and a common mode transient immunity and immunity (CMTI) circuit for responding to the clamping signal and coupling the respective first terminals of the first and second capacitors of the circuit below the clamping signal. However, the circuit design disclosed in this patent can only be selectively configured at the transmitting end (TX) of the signal, and can only be applied in certain cases: that is, when the common mode noise or ground noise is reduced, a induced current is pulled back to the transmitting end, which is also called the negative edge of the transient interference (or called the falling edge). In view of the above, it is believed that the prior art designs still lack wide applicability and cannot be effectively applied to actual circuits.
Accordingly, in view of the above, in order to overcome the above-mentioned drawbacks, it is obvious that those skilled in the art are eagerly required to develop an innovation, which can effectively solve the above-mentioned problems, and have a novel and inventive isolation circuit structure to ensure that an accurate and error-free signal transmission process can be provided and at the same time have an extremely high common mode noise immunity and epidemic prevention capability.
Disclosure of Invention
To solve the above-mentioned problems, it is an object of the present invention to provide a novel isolation circuit, which can improve the disadvantages of the prior art and achieve accurate signal transmission result and high level of common mode transient immunity.
It is another objective of the present invention to provide an innovative digital isolation circuit, which combines a fast detection mechanism, and by integrating a fast detection circuit in the conventional receiving end circuit, it can stabilize the common mode voltage level of the input signal at the receiving end, so as to synchronize the output signal RO with the input signal DI and simultaneously eliminate the transmission delay problem in the prior art.
It is still another objective of the present invention to provide a digital isolator for resisting high level common mode transient interference, wherein the integrated fast detection circuit not only has source current type transient control capability, but also has current injection type transient control capability. According to the waveform of the transient common mode noise generated between two different grounding voltages and the voltage level (such as a rising edge or a falling edge) thereof, the invention can provide a source current or a sink current according to the waveform so as to compensate the current level interfered by the transient noise by the current, thereby maintaining the robustness of the system and the common mode voltage level in the circuit.
In order to achieve the above object of the present invention, the present invention provides a digital isolator for resisting high level common mode transient interference, comprising: a transmitting end circuit, which receives an input signal and generates a group of differential signals according to the input signal; an isolation barrier having two input terminals for receiving and coupling the set of differential signals to generate a corresponding set of coupled signals at two output terminals of the isolation barrier; and a receiving end circuit, which is connected with the isolation barrier and receives the set of coupling signals to generate an output signal.
According to an embodiment of the present invention, the isolation barrier includes a first capacitor and a second capacitor connected in parallel with the first capacitor. The first capacitor and the second capacitor are respectively connected between an output end of the sending end circuit and an input end of the receiving end circuit.
In a preferred embodiment of the present invention, the receiver circuit further includes a pair of resistors, a fast detection circuit and a demodulation circuit, wherein two first ends of the pair of resistors are respectively connected to an output end of the isolation barrier, two second ends of the pair of resistors are commonly connected to an input end of the fast detection circuit, and an output end of the fast detection circuit and the input end of the fast detection circuit are commonly connected. And the demodulation transformation circuit is connected with the first ends of the pair of resistors to generate the output signal.
According to an embodiment of the present invention, the pair of resistors includes a first resistor and a second resistor connected in parallel with the first resistor. The first resistor and the second resistor are respectively connected between an input end of the demodulation transformation circuit and the fast detection circuit.
According to an embodiment of the present invention, the sending-end circuit is electrically connected to a first ground voltage Vss1The receiving end circuit is electrically connected to a second ground voltage Vss2. Based on the first ground voltage Vss1And the second ground voltage Vss2There is a transient common mode noise V betweenGNDThe fast detection circuit detects the voltage signal V at its input terminal (also its output terminal)CMAnd accordingly, it is determined whether to provide a compensation current, and the noise interference at the I/O pad of the fast detection circuit is eliminated by the action of the compensation current. Meanwhile, the invention can realize that the output signal is synchronous with the input signal through the technical scheme, and has no problem of propagation delay in the transmission process.
Therefore, in a preferred embodiment of the present invention, the design of the fast detection circuit includes a detection circuit and a current source circuit, wherein the detection circuit includes a source current type transient control unit and a sink current type transient control unit, and the current source circuit includes a source current type current source and a sink current type current source.
In detail, the output terminal of the source current type transient control unit is connected to the source current type current source, and the output terminal of the current pouring type transient control unit is connected to the current pouring type current source. With this design configuration, the source current type transient control unit can control the source current type current source to generate a source current (source current); according to a preferred embodiment of the present invention, the source current source is a P-type metal oxide semiconductor field effect transistor. On the other hand, the current-sinking type instantaneous control unit can control the current-sinking type current source to generate a sinking current (sink current); according to a preferred embodiment of the present invention, the current-sinking current source can be, for example, an N-type mosfet.
In other words, according to the technical solution disclosed in the present invention, when the transient common mode noise is located at the rising edge, the current-sinking type transient control unit controls the operation of the current-sinking type current source, and in this case, the compensation current is the current-sinking.
Similarly, when the transient common mode noise is at the falling edge, the source current type transient control unit controls the operation of the source current type current source, in which case the compensation current is the source current.
In view of the above, it is obvious that when the technical scheme of the invention is adopted and the generated source current and/or sink current is designed, the compensation at V can be realized according to the generated source current and/or sink currentCMTo achieve the purpose of stabilizing the common mode voltage level of the circuit. Therefore, through the technical characteristics disclosed by the invention, the better robustness of the system and the common-mode voltage level of the circuit can be realized, and the high-level common-mode instantaneous anti-interference and anti-epidemic capability can be further realized.
In summary, we have demonstrated that the present invention provides a well-designed circuit architecture and indeed discloses an innovative digital isolator that is resistant to high levels of common mode transient interference. The novel circuit architecture can be integrated and applied to a receiving end (RX) circuit, and can obtain better common mode instantaneous immunity and immunity (CMTI) capability, more excellent system robustness and more accurate signal transmission result after verification. Accordingly, it is believed that the disclosed embodiments of the present invention indeed provide superior system-level control stability and maintain precise control of the isolation circuits compared to the prior art.
The objects of the present invention will be realized and attained by those skilled in the art in view of the following detailed description of the preferred embodiment of the invention.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and are intended to provide further explanation of the invention claimed. The purpose, technical content, features and effects of the present invention will be more readily understood by the following detailed description of the embodiments taken in conjunction with the accompanying drawings.
Drawings
Fig. 1 is a schematic diagram of a conventional isolation circuit architecture in the prior art.
FIG. 2 is a block diagram of a digital isolator for high level common mode transient interference rejection according to an embodiment of the present invention.
FIG. 3 is a diagram of transient common mode noise V including rising and falling edgesGNDA waveform diagram of (a).
FIG. 4 is a diagram of a digital isolator for high level common mode transient interference rejection according to an embodiment of the present invention, showing the transient common mode noise VGNDCorresponding induced current ICMSchematic representation of (a).
FIG. 5 is a block diagram of a fast detection circuit according to an embodiment of the present invention.
FIG. 6 is a detailed circuit diagram of the fast detection circuit shown in FIG. 5 according to the present invention.
FIG. 7 shows the transient common mode noise V of a conventional fast detection circuit without the use of a fast detection circuitGNDAnd VCMAnd (3) a waveform schematic diagram when the interference occurs.
FIG. 8 shows the transient common mode noise V when the fast detection circuit of the present invention is appliedGNDAnd VCMAnd (3) a waveform schematic diagram when the interference occurs.
FIG. 9 shows the input signal DI, the output signal RO, and the transient common mode noise V when the conventional fast detection circuit is not usedGNDAnd VCMAnd (3) a waveform schematic diagram when the interference occurs.
FIG. 10 shows an input signal DI, an output signal RO, and an instantaneous common mode noise V when the fast detection circuit of the present invention is appliedGNDAnd VCMAnd (3) a waveform schematic diagram when the interference occurs.
FIG. 11 is a waveform diagram of an input signal DI and an output signal RO when a conventional fast detection circuit is not used.
Fig. 12 is a schematic diagram showing waveforms of the input signal DI and the output signal RO when the fast detection circuit of the present invention is applied.
Description of reference numerals: 10. 200-a transmitting end circuit; 202-an isolation barrier; 20. 204-a receiving end circuit; 241-a fast detection circuit; 243-demodulation circuit; 22-an isolation capacitor; 52-a detection circuit; 522-source current mode transient control unit; 524-current-filling type instantaneous control unit; 54-a current source circuit; 542-source current mode current source; 544-current sink type current source; vGND-instantaneous common mode noise; vss1-a first ground voltage; vss2-a second ground voltage; vREF-a reference voltage signal; vcc-a high voltage level; i isCM-inducing an electric current; c1 — first capacitance; c2 — second capacitance; rCM1-a first resistance; rCM2-a second resistance; r3 — third resistance; r4-fourth resistor; r5-fifth resistor; m1 — first transistor; OTA-operational transconductance amplifier; DI-input signal; RO-output signal.
Detailed Description
Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. In which the same reference numerals are used throughout the drawings and the description to refer to the same or like parts.
The following description of the embodiments of the present invention is provided to illustrate the technical features and characteristics of the present invention and is provided to enable those skilled in the art to understand, make and use the present invention. It should be noted, however, that the embodiments are not intended to limit the scope of the present invention. In other words, any equivalent modified examples or variations based on the spirit of the present invention should also be included in the scope of the present invention, which is described in the first specification.
Referring to fig. 2, a block diagram of a digital isolator for high level common mode transient interference resistance according to an embodiment of the invention is shown, in which the disclosed digital isolator for high level common mode transient interference resistance includes a transmitting side circuit (TX)200, an isolation barrier (isolation barrier)202, and a receiving side circuit (RX) 204.
The sending-
An
The receiving
According to an embodiment of the present invention, the pair of resistors comprises a first resistor RCM1And the first resistor RCM1A second resistor R connected in parallelCM2. A first resistor RCM1And a second resistor RCM2Are connected separatelyBetween an input terminal of the
The pair of resistors RCM1、RCM2Each connected to an output of the
Due to the first grounding voltage Vss1And a second ground voltage Vss2With inevitable transient common mode noise VGNDTherefore, the circuit will generate the induced current I flowing from the transmitting end (TX) to the receiving end (RX) or flowing from the receiving end (RX) back to the transmitting end (TX)CM. Referring to fig. 3 and fig. 4 of the present invention, fig. 3 illustrates transient common mode noise V including a rising edge (rising edge) and a falling edge (falling edge)GNDAnd FIG. 4 depicts the instantaneous common mode noise VGNDCorresponding induced current ICMThe arrow in the figure indicates the induced current ICMThe direction of flow of (a). From the two diagrams disclosed in the present invention, it is obvious that when the transient common mode noise V is generatedGNDWhen the current I is increased and positioned at the rising edge of the current I, the current I is induced in the circuitCMWill be injected into the receive
Similarly, when the transient common mode noise VGNDThe induced current I generated in the circuit when the current I is reduced and located at the falling edgeCMIt will flow back to sending-
In an embodiment of the present invention, the
In the following paragraphs, we will explain how the common mode voltage level of nodes INP and INN is stabilized by the present invention. The circuit architecture disclosed in the present invention is mainly technically characterized in that the
In detail, referring to fig. 5, a block diagram of a fast detection circuit according to an embodiment of the present invention is shown, in which the fast detection circuit disclosed in the present invention includes a detection circuit (detecting circuit)52 and a current source circuit (current source circuit) 54.
The
An output terminal of the source current type
Similarly, the
Referring to fig. 6, a detailed circuit diagram of the fast detection circuit of fig. 5 according to the present invention is shown, wherein the source current type
On the other hand, the current-sinking
The fifth resistor R5 is connected between the ground, the third resistor R3 and the source of the first transistor M1. The gate and drain of the first transistor M1 are commonly connected to the input/output terminal of the fast detection circuit, and the source of the first transistor M1 is connected to the current sinking
Furthermore, the source
The source of the current sinking
Therefore, referring to fig. 3 and fig. 4, when the circuit has transient common mode noise VGNDAnd the instantaneous common mode noise VGNDAt its rising edge, the induced current I generated in the circuitCMWill be injected into the receive
Similarly, when transient common mode noise V exists in the circuitGNDAnd the instantaneous common mode noise VGNDAt the falling edge, the induced current I generated in the circuitCMWill flow back to sending-
In the following paragraphs, we will verify the effect of the invention achieved by the present invention through the experimental simulation results provided below, and confirm that the digital isolator capable of resisting high level common mode transient interference disclosed by the present invention can not only successfully suppress at VCMThe generated noise interference can maintain the accuracy of the output signal RO in the circuit and synchronize with the input signal DI at the same time without any propagation delay problem.
FIG. 7 shows the transient common mode noise V of a conventional fast detection circuit without the use of a fast detection circuitGNDAnd VCMWhile the waveform under interference is shown in FIG. 8, the transient common mode noise V is shown when the fast detection circuit of the present invention is appliedGNDAnd VCMAnd (3) a waveform schematic diagram when the interference occurs. In these data plots, the instantaneous common mode noise VGNDI.e. equal to (V)ss1-Vss2) The voltage difference value of (1) can be rapidly increased from 0V to 5KV within the time range of 1.1ms to 1.10001ms, and rapidly decreased from 5KV to 0V within the time range of 1.101ms to 1.10101 ms. We can clearly see from fig. 7 that this instantaneous common mode noise V is based onGNDWill make VCMIt will rise rapidly to 6.405V within 1.1ms to 1.10001ms, and then fall to-364 mV from 1.101ms to 1.10101 ms. In contrast, however, referring to FIG. 8, when the disclosed fast detection circuit is employed, its V isCMIs successfully suppressed and makes VCMThe voltage level of the capacitor can be maintained at 2.4V relatively stably.
Furthermore, FIG. 9 shows the input signals of the conventional circuit without using the fast detection circuitDI. Output signal RO, instantaneous common mode noise VGNDAnd VCMWhile the waveform under interference is schematically shown in FIG. 10, the input signal DI, the output signal RO, and the transient common mode noise V are shown when the fast detection circuit provided by the present invention is appliedGNDAnd VCMAnd (3) a waveform schematic diagram when the interference occurs. In these data plots, the instantaneous common mode noise VGNDThat is (V)ss1-Vss2) The voltage difference of (c).
In fig. 9, we can see that the output signal RO and the input signal DI are two signal waveforms that do not coincide. And, VCMThe noise interference experienced cannot be eliminated. However, in comparison with the waveform presented in fig. 10 using the architecture of the present invention, we have successfully demonstrated that the present invention can not only successfully improve the output signal RO so that it follows and is synchronized with the input signal DI. At the same time, by adopting the innovative fast detection circuit structure disclosed by the invention, VCMThe noise interference is effectively suppressed, so that VCMThe voltage level of the capacitor can be maintained at 2.4V relatively stably.
Fig. 11 is a schematic diagram showing waveforms of the input signal DI and the output signal RO of the conventional fast detection circuit, and fig. 12 is a schematic diagram showing waveforms of the input signal DI and the output signal RO of the fast detection circuit according to the present invention. When we compare the two simulation data results, it can be seen that the propagation delay (reaction time from DI to RO) for the two cases is approximate. In detail, in fig. 11, the transient response (transient response) from low level to high level is 32.25ns, and the transient response from high level to low level is 32.64 ns. In FIG. 12, the transient response from low to high is 32.53ns, while the transient response from high to low is 32.25 ns. From these simulation results, it is clear that the propagation delay (the reaction time from DI to RO) of the two cases is very close regardless of whether the disclosed fast detection circuit is used, i.e., the propagation delay between signal transmissions is not actually increased when the disclosed fast detection circuit is applied. This is because the fast detection circuit disclosed in the present invention is not designed and configured on the main data transmission path from the signal transmitting terminal TX to the receiving terminal RX. Therefore, the invention can maintain excellent data transmission precision without generating additional signal propagation delay.
In view of the above, based on at least one of the data provided by the above, it is able to establish the digital isolation circuit disclosed in the present invention, which is technically characterized by providing a novel fast detection circuit structure, which can precisely control the operations of a source current type current source and a sink current type current source according to the rise or fall of the transient common mode noise generated between two different ground voltages. In these cases, the present invention can successfully suppress the noise interference in the circuit and stabilize the common mode voltage by providing a compensation current, i.e. the source current or the sink current. Therefore, by adopting the circuit architecture disclosed by the invention, the invention has the advantages of being beneficial to the stability of the control voltage level and the robustness of the output voltage, and simultaneously can ensure the signal precision in the data transmission process.
Thus, the present invention demonstrates the disclosed circuit architecture with superior performance compared to conventional techniques, as compared to prior designs. Accordingly, it is believed that the technical features disclosed in the present invention provide a more intuitive, efficient and highly competitive solution for various chip designs and industrial development applications in the future.
From the foregoing, it will be apparent to those skilled in the art that various modifications and variations can be made in the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they come within the scope of the invention and their equivalents.
- 上一篇:一种医用注射器针头装配设备
- 下一篇:一种电平转换电路及电平转换方法