Method for wafer warpage control
阅读说明:本技术 用于晶片翘曲控制的方法 (Method for wafer warpage control ) 是由 史丹丹 胡明 罗世金 夏志良 张帜 于 2019-10-12 设计创作,主要内容包括:本公开的各方面提供了一种用于晶片翘曲控制的方法。所述方法包括在晶片上的缝隙开口中形成填充结构。此外,所述方法包括测量晶片的翘曲参数以及基于所述翘曲参数确定用于将翘曲参数调整到目标范围中的热分布概况。之后,所述方法包括执行具有所确定的热分布概况的工艺,从而将翘曲参数调整到目标范围中。(Aspects of the present disclosure provide a method for wafer warpage control. The method includes forming a fill structure in a gap opening on a wafer. Further, the method includes measuring a warp parameter of the wafer and determining a thermal profile for adjusting the warp parameter into a target range based on the warp parameter. Thereafter, the method includes performing a process having the determined thermal profile, thereby adjusting the warpage parameter into a target range.)
1. A method for wafer warpage control, comprising:
forming a filling structure in the gap opening on the wafer;
measuring a warp parameter of the wafer;
determining a thermal profile based on the warp parameter that adjusts the warp parameter into a target range; and
performing a process with the determined thermal profile to adjust the warpage parameter into the target range.
2. The method of claim 1, wherein forming the fill structure in the gap opening on the wafer comprises:
forming the fill structure in the gap opening on the wafer with polysilicon characterized by a thermal-warp adjustment relationship;
determining the thermal profile for adjusting the warpage parameter into the target range based on the thermal-warpage adjustment relationship.
3. The method of claim 2, wherein determining the thermal profile for adjusting the warpage parameter into the target range based on the thermal-warpage adjustment relationship further comprises:
determining the thermal profile based on a lookup table that stores a plurality of thermal profiles with corresponding warpage adjustments.
4. The method of claim 2, wherein determining the thermal profile for adjusting the warpage parameter into the target range based on the thermal-warpage adjustment relationship further comprises:
determining the thermal profile based on a thermal parameter and the warp adjusted equation.
5. The method of claim 1, wherein the fill structure comprises, at least in part, a polysilicon material.
6. The method of claim 5, further comprising:
filling pores in the polysilicon material using the thermal profile.
7. The method of claim 5, wherein the fill structure comprises a first portion of polysilicon material and a second portion of metal material.
8. The method of claim 5, wherein the fill structure comprises a first portion of doped polysilicon and a second portion of a metallic material.
9. The method of claim 5, further comprising:
depositing a polysilicon layer forming a first filling structure in the gap opening;
removing an upper portion of the first filling structure to form a recess in the slit opening; and
depositing a metal layer into the recess in the slit opening.
10. The method of claim 5, further comprising:
depositing a polysilicon layer forming a polysilicon filling portion in the gap opening, the polysilicon filling portion having at least a void in the polysilicon; and
performing the process with the determined thermal profile to fill the pores.
11. The method of claim 10, wherein performing the process with the determined thermal profile to fill the pores further comprises
When the warp parameter is in the target range, the temperature for the process is increased in a time period shorter than a rise time limit.
12. The method of claim 10, wherein performing the process with the determined thermal profile to fill the pore further comprises:
increasing the temperature to a first temperature in a first step of the process for a duration; and
the temperature is increased to a second temperature in a second step of the process.
13. The method of claim 12, further comprising:
decomposing the pores into smaller pores by the first step; and
filling the smaller pores by the second step.
14. The method of claim 1, further comprising:
alternately stacking sacrificial gate layers and insulating layers in a direction perpendicular to a substrate of the semiconductor device to form stacked layers of the alternate sacrificial gate layers and insulating layers on the substrate;
forming a channel structure in the stacked layers of alternating sacrificial gate layers and insulating layers; and
the slit opening is formed in the stack of alternating sacrificial gate layers and insulating layers.
15. The method of claim 14, further comprising:
replacing the sacrificial gate layer with a gate layer via the gap opening.
16. The method of claim 15, further comprising:
forming an isolation layer on sidewalls of the slit opening prior to forming the filling structure in the slit opening.
17. The method of claim 16, further comprising:
a doped region is formed at the bottom of the slit opening, the doped region conductively connected to at least the source terminal of the channel structure.
18. The method of claim 1, wherein determining the thermal profile for adjusting the warp parameter into the target range based on the warp parameter further comprises:
determining at least one of: temperature for ramp up/ramp down, ramp up/ramp down speed of temperature, hold time of temperature, and number of ramp up/ramp down cycles of temperature.
19. The method of claim 1, further comprising:
determining a stage in a fabrication process of the wafer that interposes the process having the determined thermal profile.
20. The method of claim 1, further comprising:
the existing process is changed to have the determined thermal profile.
Background
Semiconductor manufacturing increases wafer size to reduce production costs. The larger wafer size presents a number of technical challenges. For example, larger wafers tend to have greater warpage. The large warpage may present difficulties in maintaining a uniform processing environment across the wafer.
Disclosure of Invention
Aspects of the present disclosure provide a method for wafer warpage control. The method includes forming a fill structure in a gap opening on a wafer with a material characterized by a thermal-warp tuning relationship. Further, the method includes measuring a warp parameter of the wafer and determining a thermal profile that adjusts the warp parameter into a target range based on the thermal-warp adjustment relationship. Thereafter, the method includes performing a process with the determined thermal profile to adjust the warpage parameter into a target range.
To form fill structures in the gap openings on the wafer using a material characterized by a thermal-warp tuning relationship, in an example, the method includes forming fill structures in the gap openings on the wafer using polysilicon characterized by a thermal-warp tuning relationship. For example, the method comprises: filling the gap opening on the wafer with a polysilicon layer; removing an upper portion of the polysilicon layer to form a recess in the slit opening; and filling a conductive layer into the recess in the slit opening.
In some embodiments, the method includes alternately stacking the sacrificial gate layers and the insulating layers in a direction perpendicular to a substrate of the semiconductor device to form stacked layers of the alternate sacrificial gate layers and the insulating layers on the substrate. Thereafter, the method includes forming a channel structure in the stacked layers of alternating sacrificial gate layers and insulating layers and forming a slit opening in the stacked layers of alternating sacrificial gate layers and insulating layers.
Thereafter, in some embodiments, the method includes replacing the sacrificial gate layer with a gate layer via the aperture opening. Further, the method comprises: forming an isolation layer on sidewalls of the slit opening prior to forming the fill structure into the slit opening; and forming a doped region at the bottom of the slit opening. The doped region is conductively connected to at least the source terminal of the channel structure.
To determine a thermal profile that adjusts the warp parameter into the target range based on the thermal-warp adjustment relationship, in an example, the method includes selecting the thermal profile from a plurality of thermal profiles that are pre-characterized as having wafer adjustments. In another example, the method includes determining at least one of a temperature of the ramp up/down, a ramp up/down speed of the temperature, a hold time of the temperature, and a number of ramp up/down cycles of the temperature. In some embodiments, the method further comprises determining a stage in the fabrication process of the wafer that interposes the process having the determined thermal profile.
According to some aspects of the disclosure, the material is characterized as having a thermal-stress relationship. Thereafter, based on the thermal-stress relationship and the area coverage of the material, a thermal-warpage adjustment may be determined based on the thermal-stress relationship.
Drawings
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying drawing figures. It should be noted that, in accordance with common practice in the industry, the various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
Fig. 1 illustrates a top-down view of a semiconductor device according to some embodiments of the present disclosure.
Fig. 2 illustrates a top-down view of a bulk portion in a semiconductor device, according to some embodiments of the present disclosure.
Fig. 3A illustrates a cross-sectional view of a block portion, according to some embodiments of the present disclosure.
Fig. 3B illustrates a cross-sectional view of a block portion during a thermal process according to some embodiments of the present disclosure.
Fig. 4 illustrates an example of a perspective view of a bulk portion of a semiconductor device during fabrication according to some embodiments of the present disclosure.
Fig. 5 illustrates an example thermal profile according to some embodiments of the present disclosure.
Fig. 6 shows a flowchart that outlines an example of a process for fabricating a semiconductor device according to some embodiments of the present disclosure.
Detailed Description
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. Of course, these are merely examples and are not intended to be limiting. For example, forming a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features such that the first and second features may not be in direct contact. Further, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Furthermore, spatially relative terms such as "under …," "under …," "lower," "over …," "upper," and the like may be used herein for ease of description to describe one element or feature's relationship to another element or feature as illustrated in the figures. Spatially relative terms are intended to encompass different orientations in use or operation of the device in addition to the orientation depicted in the figures. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
A three-dimensional (3D) semiconductor memory device may be formed on a substrate including an array region (also referred to as a core region in some examples) for forming a memory cell array and a connection region for forming a connection with a memory cell. For example, the memory cells are formed in the array region as an array of vertical memory cell strings. The vertical memory cell string is formed of gate layers and insulating layers that are alternately stacked. At the connection region, the stacked layers of the gate layer and the insulating layer are patterned into a step to provide a contact pad for connecting the gate layer to a control line (e.g., a select line, a word line, etc.).
During a process of forming stacked layers of a gate electrode layer and an insulating layer on a wafer, wafer warpage occurs due to stress. Wafer warpage can lead to various serious processing problems such as weak vacuum suction, photolithographic defocus, cracking, packaging difficulties, and the like. The present disclosure provides techniques for controlling wafer warpage in an acceptable range to avoid processing problems due to severe wafer warpage.
In some embodiments, materials used to form structures in 3D semiconductor memory devices are pre-characterized to establish a thermal-stress relationship. For example, the materials will exert different stresses on the wafer under different thermal profiles. The stress versus thermal profile relationship is suitably characterized, constructed and stored. In some examples, a warpage adjustment associated with a thermal profile can be determined based on an area coverage of the material on the wafer.
In other embodiments, the material is pre-characterized based on the design of the 3D semiconductor device to build a thermal-warpage tuning relationship.
Furthermore, in some embodiments, wafer warpage is measured at some stage during the fabrication process of the wafer. When the wafer warpage is outside the acceptable range, a thermal profile is determined based on the thermal-stress relationship. For example, a thermal profile is selected from a plurality of thermal profiles, and the selected thermal profile is capable of applying a stress associated with the thermal profile to counteract wafer warpage in a direction to adjust the wafer warpage into an acceptable range. Thereafter, a thermal process is performed on the wafer following the selected thermal profile. In an example, the stage precedes a process that is sensitive to wafer warpage. In another example, the stage precedes a back end of line (BEOL) process (e.g., a metal process) that typically uses a relatively low temperature that has little effect on wafer warpage.
In some examples, polysilicon is used in the array common source structure along with tungsten to reduce tensile stress introduced by tungsten. Generally, in some related examples, a fixed thermal profile is used when forming the array common source structure. According to an aspect of the present disclosure, a thermal process may be used at a later stage during wafer fabrication, using polysilicon to control wafer warpage. A thermal profile of the thermal process may be determined based on the wafer warpage measurement. In some embodiments, the various thermal profiles may be characterized by determining, for each thermal profile, a direction and an amount of stress that the polysilicon can generate for wafer warpage adjustment. In some embodiments, different designs may have different area coverage of the array common source structure, and the different area coverage of the array common source structure may apply different amounts of strength under the same thermal profile for warpage adjustment. Thus, in some embodiments, a thermal-warpage adjustment relationship can be determined when characterizing the thermal-stress relationship based on the area coverage of the array common source structure in the design.
It should be noted that although the following description uses the array common source structure and polysilicon as examples in the fabrication of 3D semiconductor memory devices, the disclosed techniques may be applied to other structures and materials fabricated on a wafer. In some examples, dummy structures (e.g., dummy array common source structures) may be disposed (e.g., in a direction different from conventional array common source structures) in scribe lines between dies on a wafer, and may be used in examples to apply stress and adjust wafer warpage, for example.
Fig. 1 illustrates a top-down view of a
Further, each
It should be noted that the
It should also be noted that the
Fig. 2 illustrates a top-down view example of
It is noted that the
In some embodiments, a gate last fabrication technique is used, thus forming a slit opening to assist in the removal of the sacrificial gate layer and the formation of the actual gate. After the actual gate is formed, the gap opening is filled to form a gap structure. In the example of fig. 2-4,
In an example, the
In some examples, the number of slot structures in the
Note that in another example, the slot structures 212(B) and 213(B) are not aligned with the slot structures 212(a) and 213 (a). In another example, the number of slot structures in the
In some embodiments, at least some of the slot structures can function as array common sources for the array of
In the example of fig. 2-4, a top select gate cut 215 may be provided in the middle of each finger, dividing the Top Select Gate (TSG) layer of the storage finger into two portions, and thereby enabling the storage finger to be divided into two separately programmable (read/write) pages. Although the erase operation of the 3D NAND memory may be performed at a block level, the read operation and the write operation may be performed at a page level. In some embodiments, the
Note that in some examples, top select gate cut 215 does not cut the memory cell gate layer and the bottom select gate layer.
According to some aspects of the present disclosure, some of the slot structures, such as slot structures 212(a) and 213(a), may be used as Array Common Source (ACS) contacts. Specifically, as shown in fig. 3A, an
In the example of fig. 3A, the conductive material includes a
Generally, after formation of the Array Common Source (ACS), a thermal process is applied to the wafer to adjust the material properties of the polysilicon to be suitable for absorbing tensile stress upon tungsten deposition.
According to some aspects of the present disclosure, a further thermal treatment is applied to the wafer at one or more later stages of wafer fabrication to control wafer warpage using material properties of the polysilicon. It is noted that techniques for controlling the material properties of the polysilicon and thus the wafer warpage using thermal processing may be used to control the wafer warpage due to various factors, such as the inherent strain stress of the
According to one aspect of the present disclosure, the thermal process may be suitably designed to reduce or remove the intrinsic strain stress of the polysilicon in order to control wafer warpage. According to another aspect of the present disclosure, the heat treatment may be suitably designed to reduce or remove voids in the polysilicon in order to control wafer warpage.
In some embodiments, the
In some embodiments, the slot structures 212(B) and 213(B) may be formed differently than the slot structures 212(a) and 213 (a). In some embodiments, for example, the wafer may include dummy slot structures in the scribe lines, and the dummy slot structures may have the same direction or a different direction than the
According to an aspect of the present disclosure, the material characteristics of the polysilicon forming the slot structures 212(a) and 213(a) may vary with different thermal profiles. In an example, a spike thermal process that rapidly raises the temperature to about 1000 ℃ and then rapidly lowers the temperature can harden the polysilicon (so the polysilicon does not shrink much) and stabilize the material properties of the polysilicon so the material properties of the polysilicon do not change much. In another example, a progressive thermal process that gradually raises the temperature to, for example, 800 ℃ and then gradually lowers the temperature can reduce the porosity in the polysilicon and thus shrink the polysilicon more.
In some embodiments, the plurality of thermal profiles may be characterized by determining material properties of the polysilicon under different thermal profiles.
According to an aspect of the present disclosure, different heat treatment patterns may be used according to the severity of wafer warpage. In an example, when wafer warpage is not severe (e.g., in an acceptable range), rapidly increasing the temperature (e.g., with a rise time shorter than a rise time limit) to a range from 800 ℃ to 1000 ℃, for example, and maintaining the temperature for a predefined short period of time (e.g., with the predefined short period of time shorter than the time limit) can cause polysilicon to rapidly grow out of grains that fill or reduce porosity. It should be noted that in other examples, the temperature range is not limited to the range from 800 ℃ to 1000 ℃. In examples of this type of thermal process, as the voids are reduced or eliminated, the stress caused by the voids may be reduced to improve warpage.
In another example, when the wafer warpage is relatively large (e.g., outside of an acceptable range), a thermal process comprising two temperature raising steps may be used to reduce the number or size of voids, or to remove voids, and apply a wafer warpage adjustment. The first step raises the temperature to a relatively low temperature range, for example, in the range from 600 ℃ to 800 ℃, and maintains the temperature for a predetermined duration. During the duration of the first step, a new bond may be formed to connect the opposite sides of the aperture, and the new bond breaks up the large aperture into smaller apertures, such as the
Fig. 5 illustrates examples of thermal profiles 500(a) through 500(H) according to some embodiments of the present disclosure. Each thermal profile shows a profile of temperature (T) over time (T). The thermal profile may have different thermal parameters. For example, thermal profile 500(a) gradually increases the temperature and then gradually decreases the temperature. Thermal profile 500(B) raises the temperature to a high temperature, maintains the high temperature for a duration, and then lowers the temperature. Thermal profile 500(C) raises the temperature to a high temperature and then lowers the temperature without maintaining the high temperature. Thermal profile 500(D) cycles temperature up and down.
It should be noted that thermal profiles 500(A) -500(H) are merely examples, and that other suitable thermal profiles may be used. It should also be noted that various parameters may be changed for the thermal profile, such as the value of the elevated temperature, the duration of the elevated temperature hold, the slope of the temperature ramp up/down, the number of temperature ramp up/down cycles, and the like.
According to an aspect of the present disclosure, an appropriate thermal process may be determined based on wafer warpage measurements. In some embodiments, the back end of line (BEOL) processes used to form the metal layers generally use relatively low temperatures, and thus the BEOL processes cause little variation in wafer warpage. In some examples, prior to the BEOL process, a thermal process is performed to adjust the wafer warpage to an acceptable range, and thus the wafer warpage of the final wafer may be in the acceptable range. In another example, a thermal process is performed to adjust wafer warpage to be in an acceptable range prior to a process that is sensitive to wafer warpage.
Fig. 6 shows a flow chart summarizing an example of a
At S610, sacrificial gate layers and insulating layers are alternately stacked on a substrate to form an initial stack layer. The substrate may be any suitable substrate, such as a silicon (Si) substrate, a germanium (Ge) substrate, a silicon germanium (SiGe) substrate, and/or a silicon-on-insulator (SOI) substrate. The substrate may include a semiconductor material, such as a group IV semiconductor, a group III-V compound semiconductor, or a group II-VI oxide semiconductor. The group IV semiconductor may include Si, Ge, or SiGe. The substrate may be a bulk wafer or an epitaxial layer. In some examples, the insulating layer is made of an insulating material such as silicon dioxide and the sacrificial layer is made of silicon nitride. In some embodiments, a step is then formed in the connection region.
At S620, a channel structure is formed. In an example, a suitable planarization process is performed to obtain a relatively flat surface. Thereafter, a pattern of channel holes and dummy channel holes is defined in the photoresist and/or hard mask layer using a photolithographic technique, and the pattern is transferred into the stack of sacrificial and insulating layers using an etching technique. Thus, in an example, channel holes are formed in the
Thereafter, a channel structure is formed in the channel hole, and a dummy channel structure is formed in the dummy channel hole. In some embodiments, the dummy channel structure may be formed with the channel structure, and thus the dummy channel structure is formed of the same material as the channel structure. In some embodiments, the dummy channel structure is formed differently than the channel structure.
At S630, gate apertures (also referred to as aperture openings in some examples) are formed. In some embodiments, the gate gap is etched to act as a trench in the stack of layers. In some examples, the gate gaps in the connection region have the same pitch as the gate gaps in the array region.
At S640, an actual gate is formed. In some embodiments, the sacrificial layer is replaced by a gate layer using a gate gap. In an example, an etchant for the sacrificial layer is applied via the gate slit to remove the sacrificial layer. In an example, the sacrificial layer is made of silicon nitride, and hot sulfuric acid (H) is applied via the gate slit2SO4) To remove the sacrificial layer. Further, gate stack layers for the transistors in the array region are formed via the gate slits. In an example, the gate stack layer is formed of a high-k dielectric layer, an adhesive layer, and a metal layer. The high-k dielectric layer may comprise any suitable material that provides a relatively large dielectric constant, such as hafnium oxide (HfO)2) Hafnium silicon oxide (HfSiO)4) Hafnium silicon oxynitride (HfSiON), aluminum oxide (Al)2O3) Lanthanum oxide (La)2O3) Tantalum oxide (Ta)2O5) Yttrium oxide (Y)2O3) Zirconium oxide (ZrO)2) Strontium titanium oxide (SrTiO)3) Zirconium silicon oxide (ZrSiO)4) Hafnium zirconium oxide (HfZrO)4) And the like. The glue layer may include refractory metals such as titanium (Ti), tantalum (Ta) and their nitrides such as TiN, TaN, W2N, TiSiN, TaSiN, and the like. The metal layer includes a metal having high conductivity, such as tungsten (W), copper (Cu), and the like.
At S650, a filling structure having polysilicon is filled into the gate gap. In some embodiments, an isolation layer is formed. For example, after forming the gate layer, a portion of the gate layer near the gate gap may be removed to form a recess on the sidewalls. Thereafter, an isolation is formed on the sidewalls of the gate gap. For example, an isolation layer is deposited to cover the recess on the sidewalls, the sidewalls and the bottom of the gate gap.
In some embodiments, after depositing the isolation layer, an etching process may be performed to remove a portion of the isolation layer at the bottom of the gate gap to expose the substrate. The substrate at the bottom of the gate apertures may then be doped (e.g., by ion implantation or thermal diffusion) to form doped regions as array common source regions.
Furthermore, in some embodiments, one or more polysilicon layers are deposited in the gate gap. In some embodiments, one or more of the polysilicon layers may be appropriately doped. In addition, the polysilicon layer outside the gate slits may be removed, and a deep etching process may be performed to remove an upper portion of the polysilicon layer in the gate slits, thereby forming a recess in each gate slit. Tungsten may then be deposited on the wafer to fill the recess in the upper portion of the gate gap. The excess tungsten layer outside the gate gap may be removed by a Chemical Mechanical Polishing (CMP) process.
At S655, some intermediate processes are performed prior to the thermal process for warpage control. In some examples, the intermediate process is insensitive to wafer warpage. In some examples, the intermediate process may be a suitable process prior to a back end of line (BEOL) process. Generally, BEOL processes use relatively low temperatures and have little effect on wafer warpage. In an example, the stage at which the thermal process is performed may be determined based on process sensitivity to wafer warpage. In another example, the thermal process for warpage control precedes the BEOL process.
At S660, the current wafer warpage is measured. In some embodiments, wafer bow may be measured.
At S670, a thermal profile is determined based on the measurement of the wafer warp and the thermal-warp adjustment relationship. In an example, when the wafer warpage is within an acceptable range, a thermal process is not required. When the wafer warp is outside the acceptable range, the thermal profile is determined to stress the polysilicon to counteract the wafer warp, and thus the determined thermal profile may pull the wafer warp back into the acceptable range. In an example, the thermal profile is selected from a plurality of thermal profiles that are pre-characterized for warp adjustment. In another example, certain parameters of the thermal profile may be determined, such as the temperature of the ramp up/down, the ramp up/down speed of the temperature, the hold time of the temperature, and the number of ramp up/down cycles of the temperature, among others.
In some embodiments, the pre-characterized thermal profile and corresponding warpage adjustment are stored in memory in the form of a look-up table. Thereafter, when a preferred warpage adjustment is determined (e.g., to pull the wafer warpage into an acceptable range), a corresponding thermal profile may be determined based on the lookup table.
In some other embodiments, the relationship of the one or more parameters of the thermal profile to the warpage adjustment may be determined in the form of an equation (e.g., a linear equation, a non-linear equation, etc.) based on the characterization. Thereafter, when a preferred warpage adjustment is determined (e.g., to pull the wafer warpage into an acceptable range), one or more parameters of the thermal profile can be determined based on the equation.
At S680, a process is performed on the wafer based on the determined thermal profile.
At S690, further processing may be performed on the semiconductor device. For example, BEOL processes may be performed.
The foregoing has outlined features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
- 上一篇:一种医用注射器针头装配设备
- 下一篇:具有氢阻挡层的三维存储设备及其制造方法