Signal receiving circuit applied to 10KV medium-voltage carrier system

文档序号:1834398 发布日期:2021-11-12 浏览:20次 中文

阅读说明:本技术 一种应用于10kv中压载波系统的信号接收电路 (Signal receiving circuit applied to 10KV medium-voltage carrier system ) 是由 徐剑英 闫庆鑫 季册 于 2021-01-26 设计创作,主要内容包括:本发明公开了一种应用于10kV中压载波系统的信号接收电路,包括端口防护和耦合电路、自动增益控制电路、有源滤波电路、信号转换电路、模拟数字采样电路、FPGA混频电路、FPGA带通滤波电路;端口防护和耦合电路的输出与自动增益控制电路的输入相连,自动增益控制电路的输出与有源滤波电路的输入相连,有源滤波电路的输出与信号转换电路的输入相连,信号转换电路的输出与模拟数字采样电路的输入相连,模拟数字采样电路的输出与FPGA混频电路的输入相连,FPGA混频电路的输出与FPGA带通滤波电路的输入相连。通过有效的带外抑制、模拟数字信号处理,达到收敛接收端信号星座图的目的,此种方法免于使用带通滤波器和模拟混频器件,降低成本的同时也提升了接收灵敏度。(The invention discloses a signal receiving circuit applied to a 10kV medium-voltage carrier system, which comprises a port protection and coupling circuit, an automatic gain control circuit, an active filter circuit, a signal conversion circuit, an analog-digital sampling circuit, an FPGA (field programmable gate array) mixing circuit and an FPGA band-pass filter circuit, wherein the port protection and coupling circuit is connected with the automatic gain control circuit; the output of the port protection and coupling circuit is connected with the input of the automatic gain control circuit, the output of the automatic gain control circuit is connected with the input of the active filter circuit, the output of the active filter circuit is connected with the input of the signal conversion circuit, the output of the signal conversion circuit is connected with the input of the analog-digital sampling circuit, the output of the analog-digital sampling circuit is connected with the input of the FPGA mixing circuit, and the output of the FPGA mixing circuit is connected with the input of the FPGA band-pass filter circuit. The purpose of converging the signal constellation diagram of the receiving end is achieved through effective out-of-band rejection and analog digital signal processing, the method avoids using a band-pass filter and an analog mixing device, the cost is reduced, and meanwhile the receiving sensitivity is improved.)

1. A signal receiving circuit applied to a 10kV medium-voltage carrier system is characterized in that the circuit comprises a port protection and coupling circuit, an automatic gain control circuit, an active filter circuit, a signal conversion circuit, an analog-digital sampling circuit, an FPGA internal mixing circuit and an FPGA internal band-pass filter circuit;

the output end of the port protection and coupling circuit is connected with the input end of the automatic gain control circuit, the output end of the automatic gain control circuit is connected with the input end of the active filter circuit, the output end of the active filter circuit is connected with the input end of the signal conversion circuit, the output end of the signal conversion circuit is connected with the input end of the analog-digital sampling circuit, the output end of the analog-digital sampling circuit is connected with the input end of the frequency mixing circuit inside the FPGA, and the output end of the frequency mixing circuit inside the FPGA is connected with the input end of the band-pass filter circuit inside the FPGA.

2. The circuit according to claim 1, characterized in that the port protection circuit and the coupling circuit are used to limit external over-voltages and over-currents, protecting internal receiving circuits, in particular:

the piezoresistor is connected with the gas discharge tube in series and used for discharging lightning surge generated by lightning transient; the transient suppression diode is used for preventing static electricity generated by the signal line port from damaging an internal receiving circuit; the coupling circuit couples the port signal to the input port of the automatic gain control circuit using a coupling transformer.

3. The signal receiving circuit applied to a 10kV medium voltage carrier system according to claim 1, wherein the automatic gain control circuit is used for controlling an input signal; the signal intensity control pin is positioned in the FPGA chip, the FPGA chip judges according to the amplitude of the signal entering the FPGA chip and judges whether the automatic gain control circuit is started or not in 10 signal periods for judging the signal intensity; the judgment condition of whether the automatic gain control circuit is started is as follows: the signal is input to the input port of the automatic gain control circuit, if the input amplitude is the maximum range of the digital signal chip after being converted into the digital signal, the FPGA starts to judge whether the automatic gain control needs to be started, if the maximum range lasts more than 10 signal cycles, the automatic gain control is started, otherwise, the automatic gain control is not started.

4. The signal receiving circuit applied to the 10kV medium-voltage carrier system according to claim 1, wherein the active filter circuit is used for screening in-band signals within an allowable range and filtering out-of-band signals.

5. The signal receiving circuit applied to the 10kV medium-voltage carrier system according to claim 1, wherein the signal conversion circuit is configured to perform differential signal conversion on the single-ended signal at the output end of the active filter circuit to match with a digital-to-analog conversion chip at a later stage.

6. The signal receiving circuit applied to a 10kV medium-voltage carrier system according to claim 1, wherein the analog-digital sampling circuit is used for converting an analog signal inputted in a differential mode into a digital signal outputted in parallel.

7. The signal receiving circuit applied to the 10kV medium-voltage carrier system according to claim 1, wherein the FPGA mixing circuit is located inside an FPGA, and an input digital signal is multiplied by a local oscillator signal through a multiplier inside the FPGA to obtain a signal difference between two signals and a signal sum of the two signals.

8. The signal receiving circuit applied to the 10kV medium-voltage carrier system according to claim 1, wherein the FPGA filter circuit is located inside the FPGA and configured through an IP core of the FPGA to filter the sum of signals generated by frequency mixing and only keep a signal difference; or filtering the signal differences and only keeping the signal sums.

Technical Field

The invention relates to the field of 10kV medium-voltage power distribution, in particular to a signal receiving circuit applied to a 10kV medium-voltage carrier system.

Background

The 10kV medium voltage power line carrier communication takes a power transmission line as a transmission medium of a carrier signal, and the carrier signal is transmitted to a carrier receiving circuit through coupling equipment. It can be said that the cost for installing a dedicated channel is reduced by using the power transmission line for information transmission, but the power transmission line is not an ideal communication medium and is greatly affected by noise and impedance of equipment on the power consumption side, and therefore, the degree of design excellence of the receiving circuit of the 10kV medium voltage carrier is very important for the stability of the entire communication system.

Currently, there are many design combinations for the receiving part, for example, a filter circuit can be placed at the front end of the agc circuit, but this way has a low signal receiving sensitivity; mixer circuits may also be used, but at increased cost.

Disclosure of Invention

The invention provides a signal receiving circuit applied to a 10kV medium-voltage carrier system, which can achieve the purpose of converging a signal constellation diagram of a receiving end through effective out-of-band suppression and analog-digital signal processing.

The purpose of the invention can be realized by the following technical scheme:

a signal receiving circuit applied to a 10kV medium-voltage carrier system comprises a port protection and coupling circuit, an automatic gain control circuit, an active filter circuit, a signal conversion circuit, an analog-digital sampling circuit, an FPGA internal mixing circuit and an FPGA internal band-pass filter circuit;

the output end of the port protection and coupling circuit is connected with the input end of the automatic gain control circuit, the output end of the automatic gain control circuit is connected with the input end of the active filter circuit, the output end of the active filter circuit is connected with the input end of the signal conversion circuit, the output end of the signal conversion circuit is connected with the input end of the analog-digital sampling circuit, the output end of the analog-digital sampling circuit is connected with the input end of the frequency mixing circuit inside the FPGA, and the output end of the frequency mixing circuit inside the FPGA is connected with the input end of the band-pass filter circuit inside the FPGA.

Further, the port protection circuit and the coupling circuit are used for limiting external overvoltage and overcurrent and protecting an internal receiving circuit, and specifically:

the piezoresistor is connected with the gas discharge tube in series and used for discharging lightning surge generated by lightning transient; the transient suppression diode is used for preventing static electricity generated by the signal line port from damaging an internal receiving circuit; the coupling circuit couples the port signal to the input port of the automatic gain control circuit using a coupling transformer.

Further, the automatic gain control circuit is used for controlling an input signal; the signal intensity control pin is positioned in the FPGA chip, the FPGA chip judges according to the amplitude of the signal entering the FPGA chip and judges whether the automatic gain control circuit is started or not in 10 signal periods for judging the signal intensity; the judgment condition of whether the automatic gain control circuit is started is as follows: the small signal is input to an input port of the automatic gain control circuit, and the FPGA commands the automatic gain control circuit not to work; the large signal is input to the input port of the automatic gain control circuit, and the automatic gain control circuit attenuates the input signal within 10 signal periods.

Furthermore, the active filter circuit is used for screening in-band signals within an allowable range and filtering out-of-band signals.

Furthermore, the signal conversion circuit is used for performing differential signal conversion on the single-ended signal at the output end of the active filter circuit so as to match with a digital-to-analog conversion chip at the later stage.

Further, the analog-digital sampling circuit is used for converting the analog signals input by the difference into digital signals output in parallel.

Furthermore, the FPGA mixing circuit is located inside the FPGA, and the input digital signal is multiplied by the local oscillator signal through a multiplier inside the FPGA to obtain the signal difference between the two signals and the signal sum of the two signals.

Furthermore, the FPGA filter circuit is positioned in the FPGA, and is configured through an IP core of the FPGA, so that the signal sum generated by frequency mixing is filtered, and only the signal difference is reserved; or filtering the signal differences and only keeping the signal sums.

The invention has the beneficial technical effects that: the purpose of converging the signal constellation diagram of the receiving end is achieved through effective out-of-band rejection and analog digital signal processing, the method avoids using a band-pass filter and an analog mixing device, the cost is reduced, and meanwhile the receiving sensitivity is improved.

Drawings

In order to more clearly illustrate the embodiments of the present invention or the technical solutions in the prior art, the drawings used in the description of the embodiments or the prior art will be briefly described below, it is obvious that the drawings in the following description are only some embodiments of the present invention, and for those skilled in the art, other drawings can be obtained according to the drawings without creative efforts.

Fig. 1 is a schematic diagram of an overall circuit system according to the present application.

Fig. 2 is a schematic structural diagram of a port protection and coupling circuit in an embodiment of the present application.

Fig. 3 is a schematic structural diagram of an automatic gain control circuit according to the present application.

Fig. 4 is a schematic structural diagram of an active filter circuit according to the present application.

Fig. 5 is a schematic structural diagram of a signal conversion circuit according to the present application.

Fig. 6 is a schematic structural diagram of an analog-digital sampling circuit in the embodiment described in this application.

Fig. 7 is a schematic structural diagram of an internal mixing and filtering circuit of the FPGA according to the present application.

Detailed Description

Embodiments of the present application are described below with reference to the drawings.

Referring to fig. 1, fig. 1 is a schematic diagram illustrating an overall circuit system structure according to the present application. And the signal enters from the carrier input port, is transmitted according to the direction guided by the arrow and finally reaches the interior of the FPGA for processing.

Referring to fig. 2, fig. 2 is a schematic structural diagram of a port protection and coupling circuit according to an embodiment of the present disclosure. The port protection and coupling circuit comprises a piezoresistor 1, a gas discharge tube 2, a resonator 3, a transient suppression diode 4 and a coupling transformer 5, wherein the piezoresistor 1 and the gas discharge tube 2 are placed at a carrier signal port, the piezoresistor 1 is connected with the gas discharge tube 2 in series, the resonator 3, the gas discharge tube 2 and a carrier signal port E are connected, the resonator 3, a coupling transformer port B and a 4-B pin of the transient suppression diode 4 are connected, a 4-a pin of the transient resonance diode 4 is connected with a port A of the coupling transformer, and the piezoresistor 1, a 4-a pin of the transient suppression diode 4 and a carrier signal port F are connected;

the piezoresistor 1 is connected with the gas discharge tube 2 in series to discharge lightning surge generated by lightning transient;

the resonator 3 is a capacitive or inductive element and is used for resonating according to the inductance or the capacitance of the carrier line per se so as to improve the sending power;

a transient suppression diode 4 for preventing static electricity generated from the carrier signal ports a and B from damaging the internal receiving circuit;

a coupling transformer 5 for coupling the port signal to an input port of the automatic gain control circuit;

referring to fig. 3, fig. 3 is a schematic structural diagram of an automatic gain control circuit according to the present application. An input port of a clamp circuit 6 in the automatic gain control circuit is connected with a port C and a port D of a coupling transformer 5 in fig. 2, an output port of the clamp circuit 6 is connected with an input port of a direct current bias circuit 7, an output port of the direct current bias circuit 7 is connected with an input port of a channel switch 8, an output port of the channel switch 8 is connected with an input port of a signal amplifier 9, an output port of the signal amplifier 9 is connected with an input port of a channel switch 10, and the channel switch 8 and the channel switch 10 are controlled by a switch controller 11;

when a signal enters the clamping circuit 6, a small signal is defaulted, positive gain amplification is carried out through the signal amplifier, so that after the signal is finally sent to the FPGA chip, the signal is clamped, and the FPGA controls the switch control 11 to carry out channel switching through detecting received digital signal information. If the signal is a large signal, the channel switch is switched to the negative gain amplification of the signal amplifier within 10 cycles, and the amplitude of the input signal is linearly adjusted.

Referring to fig. 4, fig. 4 is a schematic structural diagram of an active filter circuit according to the present application. As shown in fig. 4, the operational amplifier 13 of the active filter circuit is connected to the output port of the channel switch 10 of fig. 3, the analog switch 11 is used to control the selection of the feedback loop 12, and different feedback loops 12 generate different filter circuits.

Referring to fig. 5, fig. 5 is a schematic structural diagram of a signal conversion circuit according to the present application. As shown in fig. 5, the input port of the signal amplifier is connected to the output port of the operational amplifier in fig. 4, the output port of the signal amplifier 14 is connected to the input port of the signal converter 15, and Vref is the reference voltage required by the converter. The significance of adding the signal amplifier 14 is that since the active filter circuit of fig. 4 also generates a certain insertion loss to the useful signal, the signal amplifier 14 will amplify the useful signal to the proper voltage level required by the signal converter 15. The signal converter 15 converts the input single-ended signal into a differential signal.

Referring to fig. 6, fig. 6 is a schematic structural diagram of an analog-to-digital sampling circuit according to an embodiment of the present disclosure. The analog-digital sampling circuit mainly refers to the digital conversion digit number. This embodiment employs a 14-bit analog-to-digital conversion chip.

Referring to fig. 7, fig. 7 shows that the FPGA internal mixing circuit 17 and the filtering circuit 18 provided in the present application use hardware description language to write a program, the mixer mainly uses a multiplier and provides a local oscillator signal frequency corresponding to a frequency to be acquired, and the filter uses a low-pass or high-pass filter to filter an unnecessary frequency.

The above description is only a preferred embodiment of the present invention, and not intended to limit the present invention in other forms, and any person skilled in the art may apply the above modifications or changes to the equivalent embodiments with equivalent changes, without departing from the technical spirit of the present invention, and any simple modification, equivalent change and change made to the above embodiments according to the technical spirit of the present invention still belong to the protection scope of the technical spirit of the present invention.

8页详细技术资料下载
上一篇:一种医用注射器针头装配设备
下一篇:一种基于突发信号的接收增益控制方法及系统

网友询问留言

已有0条留言

还没有人留言评论。精彩留言会获得点赞!

精彩留言,会给你点赞!