Dual-unit management program circuit for high-voltage automobile battery pack
阅读说明:本技术 用于高压汽车电池组的双单元管理程序电路 (Dual-unit management program circuit for high-voltage automobile battery pack ) 是由 约翰内斯·P·M·范拉默任 于 2019-07-25 设计创作,主要内容包括:一种高压汽车电池组、系统、架构和方法包括:连接到双单元管理程序电路(412)的第一相邻电池单元(410)和第二相邻电池单元(420),所述双单元管理程序电路(412)被定位成桥接所述第一电池单元和所述第二电池单元并且被连接成监测所述第一电池单元和所述第二电池单元,其中所述双单元管理程序电路包括单独地或与外部开关电感器(501)组合地用于分别测量所述第一电池单元和所述第二电池单元中的每一个处的电压、阻抗和温度的电流注入和阻抗检测电路系统(510),所述外部开关电感器(501)被耦合以跨所述第一电池单元(505)或所述第二电池单元(506)切换,以便对所述第一电池单元和所述第二电池单元进行低损耗阻抗测量。(A high voltage automotive battery, system, architecture and method includes: a first adjacent battery cell (410) and a second adjacent battery cell (420) coupled to the dual cell supervisor circuit (412), the dual cell supervisor circuit (412) is positioned to bridge the first battery cell and the second battery cell and connected to monitor the first battery cell and the second battery cell, wherein the dual cell supervisor circuit comprises current injection and impedance detection circuitry (510) for measuring voltage, impedance, and temperature at each of the first battery cell and the second battery cell, respectively, either alone or in combination with an external switched inductor (501), the external switch inductor (501) is coupled to switch across the first battery cell (505) or the second battery cell (506), so as to make low loss impedance measurements of the first battery cell and the second battery cell.)
1. A battery pack, characterized in that it comprises:
at least a first battery cell and a second battery cell; and
a dual cell supervisor circuit positioned to bridge the first and second battery cells and connected to monitor the first and second battery cells, wherein the dual cell supervisor circuit includes current injection and impedance detection circuitry for measuring voltage, impedance, and temperature at each of the first and second battery cells, respectively.
2. The battery pack of claim 1, wherein the first battery cell and the second battery cell are adjacent battery cells in a multi-cell automotive battery pack.
3. The battery pack of claim 1, wherein the dual cell supervisor circuit comprises a dual cell supervisor integrated circuit that does not require external components for measuring the impedance of the first battery cell and the second battery cell.
4. The battery pack of claim 1, wherein the dual cell supervisor circuit comprises a dual cell supervisor integrated circuit mounted on a first power bar coupling the first electrode of the first battery cell to the second electrode of the second battery cell.
5. The battery pack of claim 1, wherein the dual cell supervisor circuit comprises:
a first analog circuit coupled to measure a voltage at the first battery cell; and
a second analog circuit coupled to measure a voltage at the second battery cell.
6. The battery pack of claim 1, wherein the dual cell supervisor circuit comprises a digital circuit and a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell so as to balance voltages at the first battery cell and the second battery cell.
7. The battery pack of claim 1, wherein the dual cell supervisor circuit comprises a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell with opposing currents during impedance measurement such that a sum of the currents from the pair of DAC circuits may remain constant at all times to maintain a constant temperature at the dual cell supervisor circuit.
8. The battery pack of claim 1, further comprising an external switching inductor coupled to switch across the first battery cell or the second battery cell for low-loss impedance measurements of the first battery cell and the second battery cell.
9. A high voltage battery cell measurement system, comprising:
a dual cell supervisor integrated circuit comprising current injection and impedance detection circuitry connected through a plurality of terminals to make voltage, temperature and impedance measurements at each of a first battery cell and a second battery cell, respectively, the first battery cell and the second battery cell connected in series between a first terminal of the first battery cell and a second terminal of the second battery cell.
10. A method for monitoring a first adjacent battery cell and a second adjacent battery cell in a multi-cell battery pack, comprising:
attaching a dual cell supervisor integrated circuit to the first and second adjacent battery cells with a plurality of terminals connected to a first terminal of the first battery cell, a second terminal of the second battery cell, and a third terminal commonly shared by the first and second adjacent battery cells;
injecting first and second opposing currents into the first and second adjacent battery cells, respectively; and
measuring, at the dual cell supervisor integrated circuit, first and second outputs from the first and second adjacent battery cells, the first and second outputs being indicative of first and second cell voltages responsive to the first and second adjacent battery cells responsive to the first and second opposing currents, respectively.
Technical Field
The present invention generally relates to monitoring battery cells. In one aspect, the present invention relates to cell management program circuits, methods, and systems for use with monitoring battery cells to detect cell voltage, impedance, current, temperature, and the like.
Background
Battery Management Systems (BMS) for high voltage battery applications such as such automotive applications (e.g., hybrid and electric vehicles) and industrial applications (e.g., energy storage systems and uninterruptible power supply systems) are built around ICs called cell management program circuits. Existing battery management systems have multi-cell manager circuits (MCSCs) where each MCSC integrated circuit is connected to monitor six or more battery cells (e.g., MC33771B — SDS manages 7 to 14 cells). And while single cell manager circuits (SCSCs) are being developed such that each SCSC integrated circuit is connected to monitor a single battery cell, such SCSC solutions typically must be installed near the cell that it monitors. As will be appreciated, there is a tradeoff between the MCSC method and the SCSC method in terms of impedance measurement complexity (e.g., the MCMS IC requires many long wires between the MCMS IC and its unit in order to measure impedance), the need for external components (e.g., the MSCS IC requires external temperature sensor components and associated connection wiring, while the SCSIC does not need because it is mounted near a supervised unit), and overall IC cost (e.g., less MSCS IC is needed for a given battery system that may require 100 ICs in a typical automotive application, as compared to the SCSC method). As can be seen from the above, existing cell supervisor circuits are extremely difficult to implement due to the challenges presented by accurately and efficiently monitoring cell voltages, temperatures, impedances, and other performance parameters of a multi-cell battery system.
Disclosure of Invention
According to a first aspect of the present invention, there is provided a battery pack including:
at least a first battery cell and a second battery cell; and
a dual cell supervisor circuit positioned to bridge the first and second battery cells and connected to monitor the first and second battery cells, wherein the dual cell supervisor circuit includes current injection and impedance detection circuitry for measuring voltage, impedance, and temperature at each of the first and second battery cells, respectively.
In one or more embodiments, the first battery cell and the second battery cell are adjacent battery cells in a multi-cell automotive battery pack.
In one or more embodiments, the dual cell supervisor circuit comprises a dual cell supervisor integrated circuit that does not require external components for measuring the impedance of the first battery cell and the second battery cell.
In one or more embodiments, the dual cell supervisor circuit comprises a dual cell supervisor integrated circuit mounted on a first power bank coupling the first electrode of the first battery cell to the second electrode of the second battery cell.
In one or more embodiments, the dual cell supervisor circuit comprises:
a first analog circuit coupled to measure a voltage at the first battery cell; and
a second analog circuit coupled to measure a voltage at the second battery cell.
In one or more embodiments, the dual cell supervisor circuit comprises a digital circuit and a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell in order to balance voltages at the first battery cell and the second battery cell.
In one or more embodiments, the dual cell supervisor circuit comprises a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell with opposing currents during impedance measurement such that a sum of the currents from the pair of DAC circuits may remain constant at all times to maintain a constant temperature at the dual cell supervisor circuit.
In one or more embodiments, the battery pack further includes an external switching inductor coupled to switch across the first battery cell or the second battery cell to make low-loss impedance measurements of the first battery cell and the second battery cell.
According to a second aspect of the present invention, there is provided a high voltage battery cell measurement system comprising:
a dual cell supervisor integrated circuit comprising current injection and impedance detection circuitry connected through a plurality of terminals to make voltage, temperature and impedance measurements at each of a first battery cell and a second battery cell, respectively, the first battery cell and the second battery cell connected in series between a first terminal of the first battery cell and a second terminal of the second battery cell.
In one or more embodiments, the first battery cell and the second battery cell are adjacent battery cells in a multi-cell automotive battery pack.
In one or more embodiments, the current injection and impedance detection circuitry comprises: a first analog circuit coupled to measure a voltage at the first battery cell; and a second analog circuit coupled to measure a voltage at the second battery cell.
In one or more embodiments, the current injection and impedance detection circuitry includes digital circuitry and a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell in order to balance voltages at the first battery cell and the second battery cell.
In one or more embodiments, the current injection and impedance detection circuitry includes a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell with opposing currents during impedance measurement such that a sum of the currents from the pair of DAC circuits may remain constant at all times to maintain a constant temperature at the dual cell supervisor circuit.
In one or more embodiments, the high voltage battery cell measurement system further includes an external switching inductor coupled to switch across the first battery cell or the second battery cell to make low loss impedance measurements of the first battery cell and the second battery cell.
In one or more embodiments, the high voltage battery cell measurement system further includes an external switching inductor coupled to switch across the first battery cell or the second battery cell in order to balance voltages at the first battery cell and the second battery cell.
According to a third aspect of the present invention, there is provided a method for monitoring a first adjacent battery cell and a second adjacent battery cell in a multi-cell battery pack, comprising:
attaching a dual cell supervisor integrated circuit to the first and second adjacent battery cells with a plurality of terminals connected to a first terminal of the first battery cell, a second terminal of the second battery cell, and a third terminal commonly shared by the first and second adjacent battery cells;
injecting first and second opposing currents into the first and second adjacent battery cells, respectively; and
measuring, at the dual cell supervisor integrated circuit, first and second outputs from the first and second adjacent battery cells, the first and second outputs being indicative of first and second cell voltages responsive to the first and second adjacent battery cells responsive to the first and second opposing currents, respectively.
In one or more embodiments, the method further comprises: measuring, at the dual cell supervisor integrated circuit, third and fourth outputs from the first and second adjacent battery cells, the third and fourth outputs indicating first and second cell impedances, respectively, in response to the first and second adjacent battery cells responding to the first and second reverse phase currents.
In one or more embodiments, a pair of digital-to-analog converter circuits in the dual cell supervisor integrated circuit inject the first and second inverted currents into the first and second adjacent battery cells, respectively.
In one or more embodiments, an external switching inductor is coupled to alternately switch across the first battery cell and the second battery cell to make low-loss impedance measurements of the first adjacent battery cell and the second adjacent battery cell.
In one or more embodiments, the method further comprises: actively balancing voltages at the first adjacent battery cell and the second adjacent battery cell with the dual cell supervisor integrated circuit.
These and other aspects of the invention are apparent from and will be elucidated with reference to the embodiments described hereinafter.
Drawings
The present invention may be understood and its numerous objects, features and advantages made apparent from the following detailed description of the preferred embodiments, which is to be read in connection with the following drawings.
Fig. 1 depicts a simplified block diagram of an integrated impedance measurement circuit.
FIG. 2 depicts analog waveforms of an example DAC current and IC temperature measured by a single cell manager circuit that injects a sinusoidal DAC current into a cell to measure the cell temperature.
Fig. 3 diagrammatically depicts a circuit board layout of a battery management system that uses a single cell manager circuit at each battery cell to monitor cell performance.
Fig. 4 diagrammatically depicts a first circuit board layout of a battery management system using a dual cell supervisor circuit mounted between positive and negative terminals of adjacent cells according to selected embodiments of the present disclosure.
Fig. 5 depicts a simplified block diagram of a dual cell manager integrated circuit connected to monitor two battery cells, in accordance with selected embodiments of the present disclosure.
Fig. 6 diagrammatically depicts a second circuit board layout of a battery management system using a dual cell supervisor circuit mounted on a bus bar connecting adjacent cells according to selected embodiments of the present disclosure.
Detailed Description
The high voltage automotive battery management systems, architectures and methods described herein provide for simultaneously monitoring adjacent pairs of battery cells using a dual cell supervisor integrated circuit to obtain differential cell voltage, impedance and battery temperature measurements, thereby providing numerous advantages over battery management systems based on either a single cell supervisor or a multi-cell supervisor. In selected embodiments, each dual cell supervisor integrated circuit is positioned and connected between adjacent battery cells to combine the advantages of a single cell supervisor (e.g., short local wiring, multiple temperature measurement points, impedance measurements, simple assembly) with those of a multi-cell supervisor (e.g., fewer ICs, higher supply voltage), while also making impedance measurements of adjacent cells at a constant die temperature (e.g., no external components required) and/or with minimal energy loss (e.g., minimal external components). For example, by installing a Dual Cell Supervisor Circuit (DCSC) between the positive and negative terminals of adjacent cells, each DCSC can perform cell impedance measurements with short local wiring connections without external components while consuming power, or can measure cell impedance with very little power consumption by using few external components. In other embodiments, each DCSC may be mounted on a busbar connecting adjacent cells, such that the size of the flex foil may be reduced to reduce overall system cost. When connected to monitor two adjacent battery cells, each DCSC may include complementary pairs of current injection circuitry and impedance detection circuitry coupled to receive the combined supply voltage provided by the dual cells, thereby doubling the supply voltage to be provided to the single cell supervisor circuit. This is an advantage over SCSCs because the almost zero voltage of a battery cell that is heavily loaded may be lower than the operating voltage of an SCSC. In addition, each DCSC may include a pair of digital-to-analog converter (DAC) circuits coupled to drive the battery cell with an inverted current during the impedance measurement, such that the sum of the currents of the two DACs in the IC may remain constant for all measurement frequencies to maintain a constant temperature at the dual cell supervisor circuit, thereby reducing or eliminating measurement errors caused by temperature variations. Alternatively, each DCSC may be connected to an external switched inductor element coupled to a common node of adjacent battery cells, thereby providing a nearly lossless impedance measurement for temperature monitoring. As can be appreciated by the disclosed DCSC embodiments, the DCSC has many advantages over a single cell management procedure, including larger supply voltage operating parameters, reduced temperature variations during impedance measurements, reduced number of ICs and communication lines, and easier assembly to meet stringent PCB footprint constraints.
While the present disclosure may use dual-cell supervisor circuits in various battery system applications, for the sake of brevity, the present specification is directed to selected dual-cell supervisor circuit embodiments without a detailed description of conventional techniques related to current injection phases and/or impedance detection phases using Low Dropout (LDO) regulators, analog-to-digital (ADC) architectures, digital-to-analog converter (DAC) architectures, voltage comparison circuits, digital logic circuits, and other functional aspects of such systems and individual systems operating components thereof. Furthermore, the connecting lines shown in the various figures contained herein are intended to represent example functional relationships and/or physical couplings between the various elements. It should be noted that many alternative or additional functional relationships or physical connections may be present in a practical embodiment. Additionally, for ease of discussion, the figures show example dual-element hypervisor embodiments, but those skilled in the art can use the provided guidance to adapt the illustrated techniques for use with other dual-element hypervisor embodiments without departing from the scope of the present disclosure.
To provide additional detail to better understand the limitations of conventional cell management program circuit design, reference is now made to fig. 1, which is a simplified block diagram 10 illustrating an integrated impedance measurement circuit 12, the integrated impedance measurement circuit 12 connected to measure the impedance of a
When the frequency of the injected current is low (e.g., below 100Hz), the losses will cause the temperature of the integrated impedance measurement circuit 12 to vary synchronously with the measurement frequency in a time-delayed manner. This may lead to large measurement errors if the IC circuitry, such as the voltage reference, is not completely temperature independent. To illustrate this problem, reference is now made to FIG. 2, which depicts an
To provide additional details to better understand the limitations of conventional cell management program circuit design, reference is now made to fig. 3, which is a simplified block diagram 300 that graphically depicts a circuit board layout of a battery management system that uses a single cell management program (SCS)
To provide additional details for a better understanding of selected embodiments of the present disclosure, reference is now made to fig. 4, which is a simplified block diagram depicting, in diagrammatic form, a first
As shown, it can be seen that the positioning of the
To provide additional details for a better understanding of selected embodiments of the present disclosure, reference is now made to fig. 5, which is a simplified block diagram 500 of a dual cell supervisor integrated circuit 510, the dual cell supervisor integrated circuit 510 connected to monitor each of two
In selected embodiments, the first current injection and impedance detection circuit comprises a Low Drop Out (LDO) voltage
Further, the second current injection and impedance detection circuit comprises an analog
In selected embodiments, dual-unit hypervisor integrated circuit 510 further includes a Low Drop Out (LDO) pressure
The dual cell supervisor integrated circuit 510 may also include a pair of data input/output (DIO) communication circuit blocks 515, 525, the DIO communication circuit blocks 515, 525 connected in series and parallel with the
In selected embodiments, each dual cell supervisor integrated circuit 510 may include a pair of digital-to-analog converter (DAC) circuit blocks 514, 524 connected in series-parallel with the
In other embodiments, each dual cell supervisor integrated circuit 510 may include an external switched
As disclosed above, voltage balancing and impedance measurements at each battery cell pair may be performed by the
To provide additional details for a better understanding of selected embodiments of the present disclosure, reference is now made to fig. 6, which is a simplified block diagram that schematically depicts a second circuit board layout 600 of a battery management system that uses dual cell management program (DSC) circuits 612, 642, the DSC circuits 612, 642 each mounted on a busbar (e.g., 602) that connects shared terminals of adjacent battery cells (e.g., 610, 620), in accordance with selected embodiments of the present disclosure. As shown, adjacent ends are connected across the shared busbar conductors 602 to 606 to form a battery cell sequence, ends 611, 621 of the battery cells 610, 620 are connected at a first busbar 602, ends 623, 633 of the battery cells 620, 630 are connected at a second busbar 605, ends 631, 641 of the battery cells 630, 640 are connected at a third busbar 403, and so on. In this battery cell configuration, each dual cell supervisor circuit (e.g., 612) is connected and mounted to the bus bar (e.g., 602) that connects the shared positive/negative terminals of adjacent battery cells (e.g., 610, 620). For example, a first DCS circuit 612 is positioned on busbar 602 to monitor a first battery cell 610 and a second battery cell 620. The first DCS circuit 612 thus positioned is connected to the positive terminal 611 of the first battery unit 610 by one or more (short) conductors 71 and to the negative terminal 613 of the first battery unit 610 by one or more (long) conductors 72. In addition, the first DCS circuit 612 is connected to the negative terminal 621 of the second battery cell 620 via one or more (short) conductors 73 and to the positive terminal 623 of the second battery cell 620 via one or more (long) conductors 74. Similarly, a second DCS circuit 642 is positioned on busbar 603 to monitor the third cell 630 and the fourth cell 640, connected to the positive terminal 631 of the third cell 630 by a first set of one or more (short) conductors 76, connected to the negative terminal 633 of the third cell 630 by a second set of (long) conductors 77, connected to the positive terminal 643 of the fourth cell 640 by a third set of one or more (long) conductors 79, and connected to the negative terminal 641 of the fourth cell 640 by a fourth set of (short) conductors 78. The dual cell supervisor circuits 612, 642 connected in a daisy chain configuration use the communication conductors 70, 75, 80 to carry input/output communication signals without the need for bond wires/bridge conductors to route signals over/under other conductor lines formed in the flex foil 601.
As shown, it can be seen that the positioning of the DSC circuits 612, 642 on the busbars 602, 603 in the second circuit board layout 600 relaxes the layout constraints on the flex foil 601 and also reduces the number of integrated circuits, thereby providing advantages over the use of a single cell management program circuit. The positioning of the DSC circuits 612, 642 on the busbars 602, 603 also allows the size of the flex foil 601 to be reduced, in which case the bond wire conductor 81 may be used for any portion of the conductors 72, 74, 77, 79 that extends beyond the flex foil 601, thereby reducing system and manufacturing costs.
From the above, it can be seen that a dual cell supervisor integrated circuit (e.g., 412, 510, 612) provides many advantages over a single cell supervisor circuit, including doubling the supply voltage, reducing or eliminating temperature variations during impedance measurements, halving the number of ICs and communication lines required in the system, and facilitating assembly (since the PCB footprint of a dual cell supervisor is less than twice the footprint of a single cell supervisor). In addition, dual cell supervisor integrated circuits provide a number of advantages over multi-cell supervisor circuits, including increasing the number of temperature measurement points, providing cell impedance measurements at each cell, and reducing the number and length of connection wiring. In addition, dual cell supervisor integrated circuits have the added advantage over single cell supervisor circuits that are capable of impedance measurements with losses that are more than twice as much less than the losses of a single cell supervisor. And it can be actively balanced (even simultaneously with the impedance measurement) with the same components between the two units connected. For example, PMOSFET switches (e.g., 502, 504) may be used to move charge between adjacent cells. In a single cell supervisor system, it is much more difficult to make such a circuit because the switching timing is so critical that two adjacent single cell supervisor ICs must be perfectly synchronized. In a dual cell supervisor circuit, this problem does not exist because the digital timing reference circuits (e.g., 523) that drive both switches are the same.
By now it should be appreciated that there has been provided a high voltage automotive battery, system, architecture and method. In disclosed embodiments, the battery packs, systems, architectures, and methods include at least a first battery cell and a second battery cell that may be positioned as adjacent battery cells in a multi-cell automotive battery pack. The battery pack, system, architecture, and method may further include a dual cell supervisor circuit positioned to bridge the first and second battery cells and connected to monitor the first and second battery cells, wherein the dual cell supervisor circuit includes current injection and impedance detection circuitry to measure voltage, impedance, and temperature at each of the first and second battery cells, respectively. In selected embodiments, the dual cell supervisor circuit is implemented as an integrated circuit that does not require external components for measuring the impedance of the first battery cell and the second battery cell. In other embodiments, the dual cell supervisor circuit is implemented as an integrated circuit mounted on a first power bank coupling the first electrode of the first battery cell to the second electrode of the second battery cell. In selected embodiments, the dual cell supervisor circuit comprises: a first analog circuit coupled to measure a voltage at the first battery cell; and a second analog circuit coupled to measure a voltage at the second battery cell. Additionally or in the alternative, the dual cell supervisor circuit may include a digital circuit and a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell in order to balance voltages at the first battery cell and the second battery cell. Additionally or in the alternative, the dual cell supervisor circuit may include a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell with opposing currents during impedance measurement such that a sum of the currents from the pair of DAC circuits may remain constant at all times to maintain a constant temperature at the dual cell supervisor circuit. Additionally or in the alternative, the battery pack, system, architecture and method may include an external switching inductor coupled to switch across the first battery cell or the second battery cell in order to make low-loss impedance measurements of the first battery cell and the second battery cell.
In another form, a high voltage battery cell measurement system, architecture and method are provided. In a disclosed embodiment, the measurement system includes a dual cell supervisor integrated circuit having current injection and impedance detection circuitry connected through a plurality of terminals to make voltage, temperature and impedance measurements at each of a first battery cell and a second battery cell, respectively, the first battery cell and the second battery cell connected in series between a first terminal of the first battery cell and a second terminal of the second battery cell. In selected embodiments, the first battery cell and the second battery cell are adjacent battery cells in a multi-cell automotive battery pack. Additionally or in the alternative, the current injection and impedance detection circuitry may include: a first analog circuit coupled to measure a voltage at the first battery cell; and a second analog circuit coupled to measure a voltage at the second battery cell. Additionally or in the alternative, the current injection and impedance detection circuitry may include digital circuitry and a pair of digital-to-analog converter (DAC) circuits coupled to drive the first and second battery cells so as to balance voltages at the first and second battery cells. Additionally or in the alternative, the current injection and impedance detection circuit may include a pair of digital-to-analog converter (DAC) circuits coupled to drive the first battery cell and the second battery cell with opposing currents during impedance measurement such that a sum of currents from the pair of DAC circuits may remain constant at all times to maintain a constant temperature at the dual cell supervisor circuit. In selected embodiments, an external switching inductor may be coupled to switch across the first battery cell or the second battery cell in order to make low loss impedance measurements of the first battery cell and the second battery cell and/or to balance voltages at the first battery cell and the second battery cell.
In yet another form, a method, system, architecture and device are provided for monitoring a first adjacent battery cell and a second adjacent battery cell in a multi-cell battery pack. In the disclosed method, a dual cell supervisor integrated circuit is attached to the first and second adjacent battery cells with a plurality of terminals connected to a first terminal of the first battery cell, a second terminal of the second battery cell, and a third terminal commonly shared by the first and second adjacent battery cells. Injecting first and second opposing currents into the first and second adjacent battery cells, respectively, with the dual cell supervisor integrated circuit attached. In selected embodiments, a pair of digital-to-analog converter circuits in the dual cell supervisor integration are used to inject the first and second inverted currents into the first and second adjacent battery cells, respectively. In other embodiments, an external switching inductor is coupled to alternately switch across the first battery cell and the second battery cell to make low-loss impedance measurements of the first neighboring battery cell and the second neighboring battery cell. Additionally, first and second outputs from the first and second adjacent battery cells are measured at the dual cell supervisor integrated circuit, wherein the first and second outputs are indicative of first and second cell voltages responsive to the first and second adjacent battery cells responsive to the first and second opposing currents, respectively. Additionally, a third output and a fourth output from the first neighboring battery cell and the second neighboring battery cell may be measured at the dual cell supervisor integrated circuit, wherein the third output and the fourth output are indicative of a first cell impedance and a second cell impedance, respectively, of the first neighboring battery cell and the second neighboring battery cell in response to the first reverse phase current and the second reverse phase current. Additionally, the disclosed method may include actively balancing voltages at the first adjacent battery cell and the second adjacent battery cell with the dual cell supervisor integrated circuit.
Because selected embodiments implementing the present invention are, in most cases, composed of electronic components and circuits known to those skilled in the art, circuit details will not be explained in any greater extent than that considered necessary as illustrated above, for the understanding and appreciation of the underlying concepts of the present disclosure and in order not to obfuscate or distract from the teachings of the present invention.
Thus, it is to be understood that the architectures depicted herein are merely exemplary, and that in fact many other architectures can be implemented which achieve the same functionality. In an abstract, but still definite sense, any arrangement of components to achieve the same functionality is effectively "associated" such that the desired functionality is achieved. Hence, any two components herein combined to achieve a particular functionality can be seen as "associated with" each other such that the desired functionality is achieved, irrespective of architectures or intermedial components. Likewise, any two components so associated can also be viewed as being "operably connected," or "operably coupled," to each other to achieve the desired functionality.
As another example, in one embodiment, the illustrated elements of DCS circuitry 510 are circuitry located on a single integrated circuit or within the same device. Alternatively, DCS circuitry 510 may include any number of separate integrated circuits or separate devices interconnected with each other.
Furthermore, those skilled in the art will recognize that boundaries between the functionality of the above described operations merely illustrative. The functionality of multiple operations may be combined into a single operation, and/or the functionality of a single operation may be distributed in additional operations. Moreover, alternative embodiments may include multiple instances of a particular operation, and the order of operations may be altered in various other embodiments.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
The term "coupled," as used herein, is not intended to be limited to a direct coupling or a mechanical coupling. Furthermore, the terms "a" or "an," as used herein, are defined as one or more than one. Furthermore, the use of introductory phrases such as "at least one" and "one or more" in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles "a" or "an" limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases "one or more" or "at least one" and indefinite articles such as "a" or "an". The same holds true for the use of definite articles.
Unless otherwise specified, terms such as "first" and "second" are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.
Although the described exemplary embodiments disclosed herein relate to methods and systems for simultaneously monitoring adjacent pairs of battery cells using a dual cell supervisor integrated circuit to obtain differential cell voltage and battery temperature measurements in high voltage automotive battery management systems, architectures, and methods, the present invention is not necessarily limited to the exemplary embodiments illustrated herein, and various embodiments of the circuitry and methods disclosed herein may be implemented with other devices and circuit components. Therefore, the particular embodiments disclosed above are illustrative only and should not be taken as limitations upon the present invention, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. Accordingly, the foregoing description is not intended to limit the invention to the particular form set forth, but on the contrary, is intended to cover such alternatives, modifications and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims so that those skilled in the art should understand that they can make various changes, substitutions and alterations without departing from the spirit and scope of the invention in its broadest form.
Various illustrative embodiments of the present invention have been described in detail with reference to the accompanying drawings. While various details have been set forth in the above description, it will be appreciated that the present invention may be practiced without these specific details, and that numerous implementation-specific decisions may be made to the invention described to achieve the circuit designer's specific goals, such as compliance with implementation-specific process technology or design-related constraints. While such a development effort might be complex and time-consuming, it would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure. For example, selected aspects are shown in block diagram form, rather than in detail, in order to avoid limiting or obscuring the present invention. In addition, some portions of the detailed description provided herein are presented in terms of algorithms or operations on data within a computer memory. Such descriptions and representations are used by those skilled in the art to describe and convey the substance of their work to others skilled in the art.
Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. The benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced, however, are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms "comprises," "comprising," "includes" or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.